2017-11-06 17:11:51 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Base port operations for 8250/16550-type serial ports
|
|
|
|
*
|
|
|
|
* Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
|
|
|
|
* Split from 8250_core.c, Copyright (C) 2001 Russell King.
|
|
|
|
*
|
|
|
|
* A note about mapbase / membase
|
|
|
|
*
|
|
|
|
* mapbase is the physical address of the IO port.
|
|
|
|
* membase is an 'ioremapped' cookie.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/moduleparam.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/init.h>
|
2023-04-14 17:02:39 +00:00
|
|
|
#include <linux/irq.h>
|
2015-06-27 13:19:00 +00:00
|
|
|
#include <linux/console.h>
|
2020-06-10 15:51:21 +00:00
|
|
|
#include <linux/gpio/consumer.h>
|
2015-06-27 13:19:00 +00:00
|
|
|
#include <linux/sysrq.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/tty.h>
|
|
|
|
#include <linux/ratelimit.h>
|
|
|
|
#include <linux/tty_flip.h>
|
|
|
|
#include <linux/serial.h>
|
|
|
|
#include <linux/serial_8250.h>
|
|
|
|
#include <linux/nmi.h>
|
|
|
|
#include <linux/mutex.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/uaccess.h>
|
|
|
|
#include <linux/pm_runtime.h>
|
2017-07-31 08:46:43 +00:00
|
|
|
#include <linux/ktime.h>
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
|
|
|
|
#include "8250.h"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Debugging.
|
|
|
|
*/
|
|
|
|
#if 0
|
|
|
|
#define DEBUG_AUTOCONF(fmt...) printk(fmt)
|
|
|
|
#else
|
|
|
|
#define DEBUG_AUTOCONF(fmt...) do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Here we define the default xmit fifo size used for each type of UART.
|
|
|
|
*/
|
|
|
|
static const struct serial8250_config uart_config[] = {
|
|
|
|
[PORT_UNKNOWN] = {
|
|
|
|
.name = "unknown",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_8250] = {
|
|
|
|
.name = "8250",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_16450] = {
|
|
|
|
.name = "16450",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_16550] = {
|
|
|
|
.name = "16550",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_16550A] = {
|
|
|
|
.name = "16550A",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
2018-08-12 15:47:16 +00:00
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
2015-06-27 13:19:00 +00:00
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
|
|
|
[PORT_CIRRUS] = {
|
|
|
|
.name = "Cirrus",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_16650] = {
|
|
|
|
.name = "ST16650",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_16650V2] = {
|
|
|
|
.name = "ST16650V2",
|
|
|
|
.fifo_size = 32,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
|
|
|
|
UART_FCR_T_TRIG_00,
|
|
|
|
.rxtrig_bytes = {8, 16, 24, 28},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_16750] = {
|
|
|
|
.name = "TI16750",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 64,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
|
|
|
|
UART_FCR7_64BYTE,
|
|
|
|
.rxtrig_bytes = {1, 16, 32, 56},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_SLEEP | UART_CAP_AFE,
|
|
|
|
},
|
|
|
|
[PORT_STARTECH] = {
|
|
|
|
.name = "Startech",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1,
|
|
|
|
},
|
|
|
|
[PORT_16C950] = {
|
|
|
|
.name = "16C950/954",
|
|
|
|
.fifo_size = 128,
|
|
|
|
.tx_loadsz = 128,
|
serial: 8250: Define RX trigger levels for OxSemi 950 devices
Oxford Semiconductor 950 serial port devices have a 128-byte FIFO and in
the enhanced (650) mode, which we select in `autoconfig_has_efr' with
the ECB bit set in the EFR register, they support the receive interrupt
trigger level selectable with FCR bits 7:6 from the set of 16, 32, 112,
120. This applies to the original OX16C950 discrete UART[1] as well as
950 cores embedded into more complex devices.
For these devices we set the default to 112, which sets an excessively
high level of 112 or 7/8 of the FIFO capacity, unlike with other port
types where we choose at most 1/2 of their respective FIFO capacities.
Additionally we don't make the trigger level configurable. Consequently
frequent input overruns happen with high bit rates where hardware flow
control cannot be used (e.g. terminal applications) even with otherwise
highly-performant systems.
Lower the default receive interrupt trigger level to 32 then, and make
it configurable. Document the trigger levels along with other port
types, including the set of 16, 32, 64, 112 for the transmit interrupt
as well[2].
References:
[1] "OX16C950 rev B High Performance UART with 128 byte FIFOs", Oxford
Semiconductor, Inc., DS-0031, Sep 05, Table 10: "Receiver Trigger
Levels", p. 22
[2] same, Table 9: "Transmit Interrupt Trigger Levels", p. 22
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2106260608480.37803@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-26 04:11:51 +00:00
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
|
|
|
|
.rxtrig_bytes = {16, 32, 112, 120},
|
2015-06-27 13:19:00 +00:00
|
|
|
/* UART_CAP_EFR breaks billionon CF bluetooth card. */
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_16654] = {
|
|
|
|
.name = "ST16654",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 32,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
|
|
|
|
UART_FCR_T_TRIG_10,
|
|
|
|
.rxtrig_bytes = {8, 16, 56, 60},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_16850] = {
|
|
|
|
.name = "XR16850",
|
|
|
|
.fifo_size = 128,
|
|
|
|
.tx_loadsz = 128,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_RSA] = {
|
|
|
|
.name = "RSA",
|
|
|
|
.fifo_size = 2048,
|
|
|
|
.tx_loadsz = 2048,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_11,
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
|
|
|
[PORT_NS16550A] = {
|
|
|
|
.name = "NS16550A",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO | UART_NATSEMI,
|
|
|
|
},
|
|
|
|
[PORT_XSCALE] = {
|
|
|
|
.name = "XScale",
|
|
|
|
.fifo_size = 32,
|
|
|
|
.tx_loadsz = 32,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_UUE | UART_CAP_RTOIE,
|
|
|
|
},
|
|
|
|
[PORT_OCTEON] = {
|
|
|
|
.name = "OCTEON",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 64,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
|
|
|
[PORT_U6_16550A] = {
|
|
|
|
.name = "U6_16550A",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 64,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
|
|
|
[PORT_TEGRA] = {
|
|
|
|
.name = "Tegra",
|
|
|
|
.fifo_size = 32,
|
|
|
|
.tx_loadsz = 8,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
|
|
|
|
UART_FCR_T_TRIG_01,
|
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_RTOIE,
|
|
|
|
},
|
|
|
|
[PORT_XR17D15X] = {
|
|
|
|
.name = "XR17D15X",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 64,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE | UART_CAP_EFR |
|
|
|
|
UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_XR17V35X] = {
|
|
|
|
.name = "XR17V35X",
|
|
|
|
.fifo_size = 256,
|
|
|
|
.tx_loadsz = 256,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_11 |
|
|
|
|
UART_FCR_T_TRIG_11,
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE | UART_CAP_EFR |
|
|
|
|
UART_CAP_SLEEP,
|
|
|
|
},
|
|
|
|
[PORT_LPC3220] = {
|
|
|
|
.name = "LPC3220",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 32,
|
|
|
|
.fcr = UART_FCR_DMA_SELECT | UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR_R_TRIG_00 | UART_FCR_T_TRIG_00,
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
|
|
|
[PORT_BRCM_TRUMANAGE] = {
|
|
|
|
.name = "TruManage",
|
|
|
|
.fifo_size = 1,
|
|
|
|
.tx_loadsz = 1024,
|
|
|
|
.flags = UART_CAP_HFIFO,
|
|
|
|
},
|
|
|
|
[PORT_8250_CIR] = {
|
|
|
|
.name = "CIR port"
|
|
|
|
},
|
|
|
|
[PORT_ALTR_16550_F32] = {
|
|
|
|
.name = "Altera 16550 FIFO32",
|
|
|
|
.fifo_size = 32,
|
|
|
|
.tx_loadsz = 32,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
2018-05-01 03:39:51 +00:00
|
|
|
.rxtrig_bytes = {1, 8, 16, 30},
|
2015-06-27 13:19:00 +00:00
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
|
|
|
[PORT_ALTR_16550_F64] = {
|
|
|
|
.name = "Altera 16550 FIFO64",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 64,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
2018-05-01 03:39:51 +00:00
|
|
|
.rxtrig_bytes = {1, 16, 32, 62},
|
2015-06-27 13:19:00 +00:00
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
|
|
|
[PORT_ALTR_16550_F128] = {
|
|
|
|
.name = "Altera 16550 FIFO128",
|
|
|
|
.fifo_size = 128,
|
|
|
|
.tx_loadsz = 128,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
2018-05-01 03:39:51 +00:00
|
|
|
.rxtrig_bytes = {1, 32, 64, 126},
|
2015-06-27 13:19:00 +00:00
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
2016-01-14 15:08:13 +00:00
|
|
|
/*
|
|
|
|
* tx_loadsz is set to 63-bytes instead of 64-bytes to implement
|
|
|
|
* workaround of errata A-008006 which states that tx_loadsz should
|
|
|
|
* be configured less than Maximum supported fifo bytes.
|
|
|
|
*/
|
2015-06-27 13:19:00 +00:00
|
|
|
[PORT_16550A_FSL64] = {
|
|
|
|
.name = "16550A_FSL64",
|
|
|
|
.fifo_size = 64,
|
|
|
|
.tx_loadsz = 63,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
|
|
|
|
UART_FCR7_64BYTE,
|
2022-03-30 10:46:41 +00:00
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_NOTEMT,
|
2015-06-27 13:19:00 +00:00
|
|
|
},
|
2015-10-02 16:50:31 +00:00
|
|
|
[PORT_RT2880] = {
|
|
|
|
.name = "Palmchip BK-3103",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
2017-01-05 18:54:18 +00:00
|
|
|
[PORT_DA830] = {
|
|
|
|
.name = "TI DA8xx/66AK2x",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_DMA_SELECT | UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR_R_TRIG_10,
|
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
2017-08-20 17:17:56 +00:00
|
|
|
[PORT_MTK_BTIF] = {
|
|
|
|
.name = "MediaTek BTIF",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
2018-03-05 11:47:38 +00:00
|
|
|
[PORT_NPCM] = {
|
|
|
|
.name = "Nuvoton 16550",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
|
|
|
|
UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
|
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
2019-08-09 19:01:29 +00:00
|
|
|
[PORT_SUNIX] = {
|
|
|
|
.name = "Sunix",
|
|
|
|
.fifo_size = 128,
|
|
|
|
.tx_loadsz = 128,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
|
|
|
|
.rxtrig_bytes = {1, 32, 64, 112},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_SLEEP,
|
|
|
|
},
|
2022-02-11 00:42:03 +00:00
|
|
|
[PORT_ASPEED_VUART] = {
|
|
|
|
.name = "ASPEED VUART",
|
|
|
|
.fifo_size = 16,
|
|
|
|
.tx_loadsz = 16,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_00,
|
|
|
|
.rxtrig_bytes = {1, 4, 8, 14},
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
2023-02-07 16:48:12 +00:00
|
|
|
[PORT_MCHP16550A] = {
|
|
|
|
.name = "MCHP16550A",
|
|
|
|
.fifo_size = 256,
|
|
|
|
.tx_loadsz = 256,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
|
|
|
|
.rxtrig_bytes = {2, 66, 130, 194},
|
|
|
|
.flags = UART_CAP_FIFO,
|
|
|
|
},
|
2023-08-21 18:52:51 +00:00
|
|
|
[PORT_BCM7271] = {
|
|
|
|
.name = "Broadcom BCM7271 UART",
|
|
|
|
.fifo_size = 32,
|
|
|
|
.tx_loadsz = 32,
|
|
|
|
.fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
|
|
|
|
.rxtrig_bytes = {1, 8, 16, 30},
|
|
|
|
.flags = UART_CAP_FIFO | UART_CAP_AFE,
|
|
|
|
},
|
2015-06-27 13:19:00 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Uart divisor latch read */
|
2023-05-11 12:10:24 +00:00
|
|
|
static u32 default_serial_dl_read(struct uart_8250_port *up)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
serial: 8250: Mask out floating 16/32-bit bus bits
Make sure only actual 8 bits of the IIR register are used in determining
the port type in `autoconfig'.
The `serial_in' port accessor returns the `unsigned int' type, meaning
that with UPIO_AU, UPIO_MEM16, UPIO_MEM32, and UPIO_MEM32BE access types
more than 8 bits of data are returned, of which the high order bits will
often come from bus lines that are left floating in the data phase. For
example with the MIPS Malta board's CBUS UART, where the registers are
aligned on 8-byte boundaries and which uses 32-bit accesses, data as
follows is returned:
YAMON> dump -32 0xbf000900 0x40
BF000900: 1F000942 1F000942 1F000900 1F000900 ...B...B........
BF000910: 1F000901 1F000901 1F000900 1F000900 ................
BF000920: 1F000900 1F000900 1F000960 1F000960 ...........`...`
BF000930: 1F000900 1F000900 1F0009FF 1F0009FF ................
YAMON>
Evidently high-order 24 bits return values previously driven in the
address phase (the 3 highest order address bits used with the command
above are masked out in the simple virtual address mapping used here and
come out at zeros on the external bus), a common scenario with bus lines
left floating, due to bus capacitance.
Consequently when the value of IIR, mapped at 0x1f000910, is retrieved
in `autoconfig', it comes out at 0x1f0009c1 and when it is right-shifted
by 6 and then assigned to 8-bit `scratch' variable, the value calculated
is 0x27, not one of 0, 1, 2, 3 expected in port type determination.
Fix the issue then, by assigning the value returned from `serial_in' to
`scratch' first, which masks out 24 high-order bits retrieved, and only
then right-shift the resulting 8-bit data quantity, producing the value
of 3 in this case, as expected. Fix the same issue in `serial_dl_read'.
The problem first appeared with Linux 2.6.9-rc3 which predates our repo
history, but the origin could be identified with the old MIPS/Linux repo
also at: <git://git.kernel.org/pub/scm/linux/kernel/git/ralf/linux.git>
as commit e0d2356c0777 ("Merge with Linux 2.6.9-rc3."), where code in
`serial_in' was updated with this case:
+ case UPIO_MEM32:
+ return readl(up->port.membase + offset);
+
which made it produce results outside the unsigned 8-bit range for the
first time, though obviously it is system dependent what actual values
appear in the high order bits retrieved and it may well have been zeros
in the relevant positions with the system the change originally was
intended for. It is at that point that code in `autoconf' should have
been updated accordingly, but clearly it was overlooked.
Fixes: 1da177e4c3f4 ("Linux-2.6.12-rc2")
Cc: stable@vger.kernel.org # v2.6.12+
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2106260516220.37803@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-26 04:11:05 +00:00
|
|
|
/* Assign these in pieces to truncate any bits above 7. */
|
|
|
|
unsigned char dll = serial_in(up, UART_DLL);
|
|
|
|
unsigned char dlm = serial_in(up, UART_DLM);
|
|
|
|
|
|
|
|
return dll | dlm << 8;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Uart divisor latch write */
|
2023-05-11 12:10:24 +00:00
|
|
|
static void default_serial_dl_write(struct uart_8250_port *up, u32 value)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
serial_out(up, UART_DLL, value & 0xff);
|
|
|
|
serial_out(up, UART_DLM, value >> 8 & 0xff);
|
|
|
|
}
|
|
|
|
|
2024-10-24 17:54:43 +00:00
|
|
|
#ifdef CONFIG_HAS_IOPORT
|
2015-06-27 13:19:00 +00:00
|
|
|
static unsigned int hub6_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
outb(p->hub6 - 1 + offset, p->iobase);
|
|
|
|
return inb(p->iobase + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hub6_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
outb(p->hub6 - 1 + offset, p->iobase);
|
|
|
|
outb(value, p->iobase + 1);
|
|
|
|
}
|
2024-10-24 17:54:43 +00:00
|
|
|
#endif /* CONFIG_HAS_IOPORT */
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
static unsigned int mem_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
return readb(p->membase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mem_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
writeb(value, p->membase + offset);
|
|
|
|
}
|
|
|
|
|
2015-10-28 03:46:05 +00:00
|
|
|
static void mem16_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
writew(value, p->membase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int mem16_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
return readw(p->membase + offset);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
static void mem32_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
writel(value, p->membase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int mem32_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
return readl(p->membase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mem32be_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
iowrite32be(value, p->membase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int mem32be_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
return ioread32be(p->membase + offset);
|
|
|
|
}
|
|
|
|
|
2024-10-24 17:54:43 +00:00
|
|
|
#ifdef CONFIG_HAS_IOPORT
|
2015-06-27 13:19:00 +00:00
|
|
|
static unsigned int io_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
return inb(p->iobase + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void io_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
offset = offset << p->regshift;
|
|
|
|
outb(value, p->iobase + offset);
|
|
|
|
}
|
2024-10-24 17:54:43 +00:00
|
|
|
#endif
|
|
|
|
static unsigned int no_serial_in(struct uart_port *p, int offset)
|
|
|
|
{
|
|
|
|
return (unsigned int)-1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void no_serial_out(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
static int serial8250_default_handle_irq(struct uart_port *port);
|
|
|
|
|
|
|
|
static void set_io_from_upio(struct uart_port *p)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(p);
|
|
|
|
|
|
|
|
up->dl_read = default_serial_dl_read;
|
|
|
|
up->dl_write = default_serial_dl_write;
|
|
|
|
|
|
|
|
switch (p->iotype) {
|
2024-10-24 17:54:43 +00:00
|
|
|
#ifdef CONFIG_HAS_IOPORT
|
2015-06-27 13:19:00 +00:00
|
|
|
case UPIO_HUB6:
|
|
|
|
p->serial_in = hub6_serial_in;
|
|
|
|
p->serial_out = hub6_serial_out;
|
|
|
|
break;
|
2024-10-24 17:54:43 +00:00
|
|
|
#endif
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
case UPIO_MEM:
|
|
|
|
p->serial_in = mem_serial_in;
|
|
|
|
p->serial_out = mem_serial_out;
|
|
|
|
break;
|
|
|
|
|
2015-10-28 03:46:05 +00:00
|
|
|
case UPIO_MEM16:
|
|
|
|
p->serial_in = mem16_serial_in;
|
|
|
|
p->serial_out = mem16_serial_out;
|
|
|
|
break;
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
case UPIO_MEM32:
|
|
|
|
p->serial_in = mem32_serial_in;
|
|
|
|
p->serial_out = mem32_serial_out;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case UPIO_MEM32BE:
|
|
|
|
p->serial_in = mem32be_serial_in;
|
|
|
|
p->serial_out = mem32be_serial_out;
|
|
|
|
break;
|
2024-10-24 17:54:43 +00:00
|
|
|
#ifdef CONFIG_HAS_IOPORT
|
|
|
|
case UPIO_PORT:
|
2015-06-27 13:19:00 +00:00
|
|
|
p->serial_in = io_serial_in;
|
|
|
|
p->serial_out = io_serial_out;
|
|
|
|
break;
|
2024-10-24 17:54:43 +00:00
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
WARN(1, "Unsupported UART type %x\n", p->iotype);
|
|
|
|
p->serial_in = no_serial_in;
|
|
|
|
p->serial_out = no_serial_out;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
/* Remember loaded iotype */
|
|
|
|
up->cur_iotype = p->iotype;
|
|
|
|
p->handle_irq = serial8250_default_handle_irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
serial_port_out_sync(struct uart_port *p, int offset, int value)
|
|
|
|
{
|
|
|
|
switch (p->iotype) {
|
|
|
|
case UPIO_MEM:
|
2015-10-28 03:46:05 +00:00
|
|
|
case UPIO_MEM16:
|
2015-06-27 13:19:00 +00:00
|
|
|
case UPIO_MEM32:
|
|
|
|
case UPIO_MEM32BE:
|
|
|
|
case UPIO_AU:
|
|
|
|
p->serial_out(p, offset, value);
|
|
|
|
p->serial_in(p, UART_LCR); /* safe, no side-effects */
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
p->serial_out(p, offset, value);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FIFO support.
|
|
|
|
*/
|
|
|
|
static void serial8250_clear_fifos(struct uart_8250_port *p)
|
|
|
|
{
|
|
|
|
if (p->capabilities & UART_CAP_FIFO) {
|
Revert "serial: 8250: Fix clearing FIFOs in RS485 mode again"
Commit f6aa5beb45be ("serial: 8250: Fix clearing FIFOs in RS485 mode
again") makes a change to FIFO clearing code which its commit message
suggests was intended to be specific to use with RS485 mode, however:
1) The change made does not just affect __do_stop_tx_rs485(), it also
affects other uses of serial8250_clear_fifos() including paths for
starting up, shutting down or auto-configuring a port regardless of
whether it's an RS485 port or not.
2) It makes the assumption that resetting the FIFOs is a no-op when
FIFOs are disabled, and as such it checks for this case & explicitly
avoids setting the FIFO reset bits when the FIFO enable bit is
clear. A reading of the PC16550D manual would suggest that this is
OK since the FIFO should automatically be reset if it is later
enabled, but we support many 16550-compatible devices and have never
required this auto-reset behaviour for at least the whole git era.
Starting to rely on it now seems risky, offers no benefit, and
indeed breaks at least the Ingenic JZ4780's UARTs which reads
garbage when the RX FIFO is enabled if we don't explicitly reset it.
3) By only resetting the FIFOs if they're enabled, the behaviour of
serial8250_do_startup() during boot now depends on what the value of
FCR is before the 8250 driver is probed. This in itself seems
questionable and leaves us with FCR=0 & no FIFO reset if the UART
was used by 8250_early, otherwise it depends upon what the
bootloader left behind.
4) Although the naming of serial8250_clear_fifos() may be unclear, it
is clear that callers of it expect that it will disable FIFOs. Both
serial8250_do_startup() & serial8250_do_shutdown() contain comments
to that effect, and other callers explicitly re-enable the FIFOs
after calling serial8250_clear_fifos(). The premise of that patch
that disabling the FIFOs is incorrect therefore seems wrong.
For these reasons, this reverts commit f6aa5beb45be ("serial: 8250: Fix
clearing FIFOs in RS485 mode again").
Signed-off-by: Paul Burton <paul.burton@mips.com>
Fixes: f6aa5beb45be ("serial: 8250: Fix clearing FIFOs in RS485 mode again").
Cc: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Cc: Daniel Jedrychowski <avistel@gmail.com>
Cc: Marek Vasut <marex@denx.de>
Cc: linux-mips@vger.kernel.org
Cc: linux-serial@vger.kernel.org
Cc: stable <stable@vger.kernel.org> # 4.10+
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2018-12-16 20:10:01 +00:00
|
|
|
serial_out(p, UART_FCR, UART_FCR_ENABLE_FIFO);
|
|
|
|
serial_out(p, UART_FCR, UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
|
|
|
|
serial_out(p, UART_FCR, 0);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
static enum hrtimer_restart serial8250_em485_handle_start_tx(struct hrtimer *t);
|
|
|
|
static enum hrtimer_restart serial8250_em485_handle_stop_tx(struct hrtimer *t);
|
2016-02-01 18:09:21 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
void serial8250_clear_and_reinit_fifos(struct uart_8250_port *p)
|
|
|
|
{
|
|
|
|
serial8250_clear_fifos(p);
|
|
|
|
serial_out(p, UART_FCR, p->fcr);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_clear_and_reinit_fifos);
|
|
|
|
|
|
|
|
void serial8250_rpm_get(struct uart_8250_port *p)
|
|
|
|
{
|
|
|
|
if (!(p->capabilities & UART_CAP_RPM))
|
|
|
|
return;
|
|
|
|
pm_runtime_get_sync(p->port.dev);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_rpm_get);
|
|
|
|
|
|
|
|
void serial8250_rpm_put(struct uart_8250_port *p)
|
|
|
|
{
|
|
|
|
if (!(p->capabilities & UART_CAP_RPM))
|
|
|
|
return;
|
|
|
|
pm_runtime_mark_last_busy(p->port.dev);
|
|
|
|
pm_runtime_put_autosuspend(p->port.dev);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_rpm_put);
|
|
|
|
|
2016-02-01 18:09:21 +00:00
|
|
|
/**
|
|
|
|
* serial8250_em485_init() - put uart_8250_port into rs485 emulating
|
|
|
|
* @p: uart_8250_port port instance
|
|
|
|
*
|
|
|
|
* The function is used to start rs485 software emulating on the
|
|
|
|
* &struct uart_8250_port* @p. Namely, RTS is switched before/after
|
|
|
|
* transmission. The function is idempotent, so it is safe to call it
|
|
|
|
* multiple times.
|
|
|
|
*
|
|
|
|
* The caller MUST enable interrupt on empty shift register before
|
|
|
|
* calling serial8250_em485_init(). This interrupt is not a part of
|
|
|
|
* 8250 standard, but implementation defined.
|
|
|
|
*
|
|
|
|
* The function is supposed to be called from .rs485_config callback
|
|
|
|
* or from any other callback protected with p->port.lock spinlock.
|
|
|
|
*
|
|
|
|
* See also serial8250_em485_destroy()
|
|
|
|
*
|
|
|
|
* Return 0 - success, -errno - otherwise
|
|
|
|
*/
|
2020-02-28 13:31:03 +00:00
|
|
|
static int serial8250_em485_init(struct uart_8250_port *p)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&p->port.lock);
|
|
|
|
|
2016-08-31 16:46:56 +00:00
|
|
|
if (p->em485)
|
serial: Deassert Transmit Enable on probe in driver-specific way
When a UART port is newly registered, uart_configure_port() seeks to
deassert RS485 Transmit Enable by setting the RTS bit in port->mctrl.
However a number of UART drivers interpret a set RTS bit as *assertion*
instead of deassertion: Affected drivers include those using
serial8250_em485_config() (except 8250_bcm2835aux.c) and some using
mctrl_gpio (e.g. imx.c).
Since the interpretation of the RTS bit is driver-specific, it is not
suitable as a means to centrally deassert Transmit Enable in the serial
core. Instead, the serial core must call on drivers to deassert it in
their driver-specific way. One way to achieve that is to call
->rs485_config(). It implicitly deasserts Transmit Enable.
So amend uart_configure_port() and uart_resume_port() to invoke
uart_rs485_config(). That allows removing calls to uart_rs485_config()
from drivers' ->probe() hooks and declaring the function static.
Skip any invocation of ->set_mctrl() if RS485 is enabled. RS485 has no
hardware flow control, so the modem control lines are irrelevant and
need not be touched. When leaving RS485 mode, reset the modem control
lines to the state stored in port->mctrl. That way, UARTs which are
muxed between RS485 and RS232 transceivers drive the lines correctly
when switched to RS232. (serial8250_do_startup() historically raises
the OUT1 modem signal because otherwise interrupts are not signaled on
ancient PC UARTs, but I believe that no longer applies to modern,
RS485-capable UARTs and is thus safe to be skipped.)
imx.c modifies port->mctrl whenever Transmit Enable is asserted and
deasserted. Stop it from doing that so port->mctrl reflects the RS232
line state.
8250_omap.c deasserts Transmit Enable on ->runtime_resume() by calling
->set_mctrl(). Because that is now a no-op in RS485 mode, amend the
function to call serial8250_em485_stop_tx().
fsl_lpuart.c retrieves and applies the RS485 device tree properties
after registering the UART port. Because applying now happens on
registration in uart_configure_port(), move retrieval of the properties
ahead of uart_add_one_port().
Link: https://lore.kernel.org/all/20220329085050.311408-1-matthias.schiffer@ew.tq-group.com/
Link: https://lore.kernel.org/all/8f538a8903795f22f9acc94a9a31b03c9c4ccacb.camel@ginzinger.com/
Fixes: d3b3404df318 ("serial: Fix incorrect rs485 polarity on uart open")
Cc: stable@vger.kernel.org # v4.14+
Reported-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reported-by: Roosen Henri <Henri.Roosen@ginzinger.com>
Tested-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reviewed-by: Ilpo Järvinen <ilpo.jarvinen@linux.intel.com>
Signed-off-by: Lukas Wunner <lukas@wunner.de>
Link: https://lore.kernel.org/r/2de36eba3fbe11278d5002e4e501afe0ceaca039.1663863805.git.lukas@wunner.de
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2022-09-22 16:27:33 +00:00
|
|
|
goto deassert_rts;
|
2016-02-01 18:09:21 +00:00
|
|
|
|
2016-02-19 05:29:10 +00:00
|
|
|
p->em485 = kmalloc(sizeof(struct uart_8250_em485), GFP_ATOMIC);
|
2016-08-31 16:46:56 +00:00
|
|
|
if (!p->em485)
|
2016-02-01 18:09:21 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
hrtimer_init(&p->em485->stop_tx_timer, CLOCK_MONOTONIC,
|
|
|
|
HRTIMER_MODE_REL);
|
|
|
|
hrtimer_init(&p->em485->start_tx_timer, CLOCK_MONOTONIC,
|
|
|
|
HRTIMER_MODE_REL);
|
|
|
|
p->em485->stop_tx_timer.function = &serial8250_em485_handle_stop_tx;
|
|
|
|
p->em485->start_tx_timer.function = &serial8250_em485_handle_start_tx;
|
|
|
|
p->em485->port = p;
|
2016-02-01 18:09:21 +00:00
|
|
|
p->em485->active_timer = NULL;
|
2020-02-28 13:31:06 +00:00
|
|
|
p->em485->tx_stopped = true;
|
|
|
|
|
serial: Deassert Transmit Enable on probe in driver-specific way
When a UART port is newly registered, uart_configure_port() seeks to
deassert RS485 Transmit Enable by setting the RTS bit in port->mctrl.
However a number of UART drivers interpret a set RTS bit as *assertion*
instead of deassertion: Affected drivers include those using
serial8250_em485_config() (except 8250_bcm2835aux.c) and some using
mctrl_gpio (e.g. imx.c).
Since the interpretation of the RTS bit is driver-specific, it is not
suitable as a means to centrally deassert Transmit Enable in the serial
core. Instead, the serial core must call on drivers to deassert it in
their driver-specific way. One way to achieve that is to call
->rs485_config(). It implicitly deasserts Transmit Enable.
So amend uart_configure_port() and uart_resume_port() to invoke
uart_rs485_config(). That allows removing calls to uart_rs485_config()
from drivers' ->probe() hooks and declaring the function static.
Skip any invocation of ->set_mctrl() if RS485 is enabled. RS485 has no
hardware flow control, so the modem control lines are irrelevant and
need not be touched. When leaving RS485 mode, reset the modem control
lines to the state stored in port->mctrl. That way, UARTs which are
muxed between RS485 and RS232 transceivers drive the lines correctly
when switched to RS232. (serial8250_do_startup() historically raises
the OUT1 modem signal because otherwise interrupts are not signaled on
ancient PC UARTs, but I believe that no longer applies to modern,
RS485-capable UARTs and is thus safe to be skipped.)
imx.c modifies port->mctrl whenever Transmit Enable is asserted and
deasserted. Stop it from doing that so port->mctrl reflects the RS232
line state.
8250_omap.c deasserts Transmit Enable on ->runtime_resume() by calling
->set_mctrl(). Because that is now a no-op in RS485 mode, amend the
function to call serial8250_em485_stop_tx().
fsl_lpuart.c retrieves and applies the RS485 device tree properties
after registering the UART port. Because applying now happens on
registration in uart_configure_port(), move retrieval of the properties
ahead of uart_add_one_port().
Link: https://lore.kernel.org/all/20220329085050.311408-1-matthias.schiffer@ew.tq-group.com/
Link: https://lore.kernel.org/all/8f538a8903795f22f9acc94a9a31b03c9c4ccacb.camel@ginzinger.com/
Fixes: d3b3404df318 ("serial: Fix incorrect rs485 polarity on uart open")
Cc: stable@vger.kernel.org # v4.14+
Reported-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reported-by: Roosen Henri <Henri.Roosen@ginzinger.com>
Tested-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reviewed-by: Ilpo Järvinen <ilpo.jarvinen@linux.intel.com>
Signed-off-by: Lukas Wunner <lukas@wunner.de>
Link: https://lore.kernel.org/r/2de36eba3fbe11278d5002e4e501afe0ceaca039.1663863805.git.lukas@wunner.de
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2022-09-22 16:27:33 +00:00
|
|
|
deassert_rts:
|
|
|
|
if (p->em485->tx_stopped)
|
|
|
|
p->rs485_stop_tx(p);
|
2016-02-01 18:09:21 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* serial8250_em485_destroy() - put uart_8250_port into normal state
|
|
|
|
* @p: uart_8250_port port instance
|
|
|
|
*
|
|
|
|
* The function is used to stop rs485 software emulating on the
|
|
|
|
* &struct uart_8250_port* @p. The function is idempotent, so it is safe to
|
|
|
|
* call it multiple times.
|
|
|
|
*
|
|
|
|
* The function is supposed to be called from .rs485_config callback
|
|
|
|
* or from any other callback protected with p->port.lock spinlock.
|
|
|
|
*
|
|
|
|
* See also serial8250_em485_init()
|
|
|
|
*/
|
|
|
|
void serial8250_em485_destroy(struct uart_8250_port *p)
|
|
|
|
{
|
2016-08-31 16:46:56 +00:00
|
|
|
if (!p->em485)
|
2016-02-01 18:09:21 +00:00
|
|
|
return;
|
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
hrtimer_cancel(&p->em485->start_tx_timer);
|
|
|
|
hrtimer_cancel(&p->em485->stop_tx_timer);
|
2016-02-01 18:09:21 +00:00
|
|
|
|
|
|
|
kfree(p->em485);
|
|
|
|
p->em485 = NULL;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_em485_destroy);
|
|
|
|
|
2022-06-06 10:04:01 +00:00
|
|
|
struct serial_rs485 serial8250_em485_supported = {
|
|
|
|
.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
|
|
|
|
SER_RS485_TERMINATE_BUS | SER_RS485_RX_DURING_TX,
|
|
|
|
.delay_rts_before_send = 1,
|
|
|
|
.delay_rts_after_send = 1,
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_em485_supported);
|
|
|
|
|
2020-02-28 13:31:03 +00:00
|
|
|
/**
|
|
|
|
* serial8250_em485_config() - generic ->rs485_config() callback
|
|
|
|
* @port: uart port
|
2023-04-21 09:58:06 +00:00
|
|
|
* @termios: termios structure
|
2020-02-28 13:31:03 +00:00
|
|
|
* @rs485: rs485 settings
|
|
|
|
*
|
|
|
|
* Generic callback usable by 8250 uart drivers to activate rs485 settings
|
|
|
|
* if the uart is incapable of driving RTS as a Transmit Enable signal in
|
|
|
|
* hardware, relying on software emulation instead.
|
|
|
|
*/
|
2022-06-24 20:42:08 +00:00
|
|
|
int serial8250_em485_config(struct uart_port *port, struct ktermios *termios,
|
|
|
|
struct serial_rs485 *rs485)
|
2020-02-28 13:31:03 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Both serial8250_em485_init() and serial8250_em485_destroy()
|
|
|
|
* are idempotent.
|
|
|
|
*/
|
2022-06-06 10:04:33 +00:00
|
|
|
if (rs485->flags & SER_RS485_ENABLED)
|
|
|
|
return serial8250_em485_init(up);
|
2020-02-28 13:31:03 +00:00
|
|
|
|
|
|
|
serial8250_em485_destroy(up);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_em485_config);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* These two wrappers ensure that enable_runtime_pm_tx() can be called more than
|
|
|
|
* once and disable_runtime_pm_tx() will still disable RPM because the fifo is
|
|
|
|
* empty and the HW can idle again.
|
|
|
|
*/
|
2016-11-14 10:26:51 +00:00
|
|
|
void serial8250_rpm_get_tx(struct uart_8250_port *p)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
unsigned char rpm_active;
|
|
|
|
|
|
|
|
if (!(p->capabilities & UART_CAP_RPM))
|
|
|
|
return;
|
|
|
|
|
|
|
|
rpm_active = xchg(&p->rpm_tx_active, 1);
|
|
|
|
if (rpm_active)
|
|
|
|
return;
|
|
|
|
pm_runtime_get_sync(p->port.dev);
|
|
|
|
}
|
2016-11-14 10:26:51 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_rpm_get_tx);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2016-11-14 10:26:51 +00:00
|
|
|
void serial8250_rpm_put_tx(struct uart_8250_port *p)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
unsigned char rpm_active;
|
|
|
|
|
|
|
|
if (!(p->capabilities & UART_CAP_RPM))
|
|
|
|
return;
|
|
|
|
|
|
|
|
rpm_active = xchg(&p->rpm_tx_active, 0);
|
|
|
|
if (!rpm_active)
|
|
|
|
return;
|
|
|
|
pm_runtime_mark_last_busy(p->port.dev);
|
|
|
|
pm_runtime_put_autosuspend(p->port.dev);
|
|
|
|
}
|
2016-11-14 10:26:51 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_rpm_put_tx);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* IER sleep support. UARTs which have EFRs need the "extended
|
|
|
|
* capability" bit enabled. Note that on XR16C850s, we need to
|
|
|
|
* reset LCR to write to IER.
|
|
|
|
*/
|
|
|
|
static void serial8250_set_sleep(struct uart_8250_port *p, int sleep)
|
|
|
|
{
|
|
|
|
unsigned char lcr = 0, efr = 0;
|
2019-07-31 17:05:57 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_rpm_get(p);
|
|
|
|
|
|
|
|
if (p->capabilities & UART_CAP_SLEEP) {
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Synchronize UART_IER access against the console. */
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(&p->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
if (p->capabilities & UART_CAP_EFR) {
|
|
|
|
lcr = serial_in(p, UART_LCR);
|
|
|
|
efr = serial_in(p, UART_EFR);
|
|
|
|
serial_out(p, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_out(p, UART_EFR, UART_EFR_ECB);
|
|
|
|
serial_out(p, UART_LCR, 0);
|
|
|
|
}
|
|
|
|
serial_out(p, UART_IER, sleep ? UART_IERX_SLEEP : 0);
|
|
|
|
if (p->capabilities & UART_CAP_EFR) {
|
|
|
|
serial_out(p, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_out(p, UART_EFR, efr);
|
|
|
|
serial_out(p, UART_LCR, lcr);
|
|
|
|
}
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(&p->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
2019-07-31 17:05:57 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_rpm_put(p);
|
|
|
|
}
|
|
|
|
|
2022-08-16 12:07:59 +00:00
|
|
|
static void serial8250_clear_IER(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
if (up->capabilities & UART_CAP_UUE)
|
|
|
|
serial_out(up, UART_IER, UART_IER_UUE);
|
|
|
|
else
|
|
|
|
serial_out(up, UART_IER, 0);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
#ifdef CONFIG_SERIAL_8250_RSA
|
|
|
|
/*
|
|
|
|
* Attempts to turn on the RSA FIFO. Returns zero on failure.
|
|
|
|
* We set the port uart clock rate if we succeed.
|
|
|
|
*/
|
|
|
|
static int __enable_rsa(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char mode;
|
|
|
|
int result;
|
|
|
|
|
|
|
|
mode = serial_in(up, UART_RSA_MSR);
|
|
|
|
result = mode & UART_RSA_MSR_FIFO;
|
|
|
|
|
|
|
|
if (!result) {
|
|
|
|
serial_out(up, UART_RSA_MSR, mode | UART_RSA_MSR_FIFO);
|
|
|
|
mode = serial_in(up, UART_RSA_MSR);
|
|
|
|
result = mode & UART_RSA_MSR_FIFO;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (result)
|
|
|
|
up->port.uartclk = SERIAL_RSA_BAUD_BASE * 16;
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void enable_rsa(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
if (up->port.type == PORT_RSA) {
|
|
|
|
if (up->port.uartclk != SERIAL_RSA_BAUD_BASE * 16) {
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(&up->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
__enable_rsa(up);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(&up->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
if (up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16)
|
|
|
|
serial_out(up, UART_RSA_FRR, 0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Attempts to turn off the RSA FIFO. Returns zero on failure.
|
|
|
|
* It is unknown why interrupts were disabled in here. However,
|
|
|
|
* the caller is expected to preserve this behaviour by grabbing
|
|
|
|
* the spinlock before calling this function.
|
|
|
|
*/
|
|
|
|
static void disable_rsa(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char mode;
|
|
|
|
int result;
|
|
|
|
|
|
|
|
if (up->port.type == PORT_RSA &&
|
|
|
|
up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16) {
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(&up->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
mode = serial_in(up, UART_RSA_MSR);
|
|
|
|
result = !(mode & UART_RSA_MSR_FIFO);
|
|
|
|
|
|
|
|
if (!result) {
|
|
|
|
serial_out(up, UART_RSA_MSR, mode & ~UART_RSA_MSR_FIFO);
|
|
|
|
mode = serial_in(up, UART_RSA_MSR);
|
|
|
|
result = !(mode & UART_RSA_MSR_FIFO);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (result)
|
|
|
|
up->port.uartclk = SERIAL_RSA_BAUD_BASE_LO * 16;
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(&up->port);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SERIAL_8250_RSA */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is a quickie test to see how big the FIFO is.
|
|
|
|
* It doesn't work at all the time, more's the pity.
|
|
|
|
*/
|
|
|
|
static int size_fifo(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char old_fcr, old_mcr, old_lcr;
|
2023-05-11 12:10:24 +00:00
|
|
|
u32 old_dl;
|
2015-06-27 13:19:00 +00:00
|
|
|
int count;
|
|
|
|
|
|
|
|
old_lcr = serial_in(up, UART_LCR);
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
old_fcr = serial_in(up, UART_FCR);
|
2016-05-31 08:59:15 +00:00
|
|
|
old_mcr = serial8250_in_MCR(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, UART_MCR_LOOP);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
|
|
|
|
old_dl = serial_dl_read(up);
|
|
|
|
serial_dl_write(up, 0x0001);
|
2022-06-13 07:57:35 +00:00
|
|
|
serial_out(up, UART_LCR, UART_LCR_WLEN8);
|
2015-06-27 13:19:00 +00:00
|
|
|
for (count = 0; count < 256; count++)
|
|
|
|
serial_out(up, UART_TX, count);
|
|
|
|
mdelay(20);/* FIXME - schedule_timeout */
|
|
|
|
for (count = 0; (serial_in(up, UART_LSR) & UART_LSR_DR) &&
|
|
|
|
(count < 256); count++)
|
|
|
|
serial_in(up, UART_RX);
|
|
|
|
serial_out(up, UART_FCR, old_fcr);
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, old_mcr);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
|
|
|
|
serial_dl_write(up, old_dl);
|
|
|
|
serial_out(up, UART_LCR, old_lcr);
|
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read UART ID using the divisor method - set DLL and DLM to zero
|
|
|
|
* and the revision will be in DLL and device type in DLM. We
|
|
|
|
* preserve the device state across this.
|
|
|
|
*/
|
|
|
|
static unsigned int autoconfig_read_divisor_id(struct uart_8250_port *p)
|
|
|
|
{
|
2015-12-18 16:40:05 +00:00
|
|
|
unsigned char old_lcr;
|
|
|
|
unsigned int id, old_dl;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
old_lcr = serial_in(p, UART_LCR);
|
|
|
|
serial_out(p, UART_LCR, UART_LCR_CONF_MODE_A);
|
2015-12-18 16:40:05 +00:00
|
|
|
old_dl = serial_dl_read(p);
|
|
|
|
serial_dl_write(p, 0);
|
|
|
|
id = serial_dl_read(p);
|
|
|
|
serial_dl_write(p, old_dl);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
serial_out(p, UART_LCR, old_lcr);
|
|
|
|
|
|
|
|
return id;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is a helper routine to autodetect StarTech/Exar/Oxsemi UART's.
|
|
|
|
* When this function is called we know it is at least a StarTech
|
|
|
|
* 16650 V2, but it might be one of several StarTech UARTs, or one of
|
|
|
|
* its clones. (We treat the broken original StarTech 16650 V1 as a
|
|
|
|
* 16550, and why not? Startech doesn't seem to even acknowledge its
|
|
|
|
* existence.)
|
|
|
|
*
|
|
|
|
* What evil have men's minds wrought...
|
|
|
|
*/
|
|
|
|
static void autoconfig_has_efr(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned int id1, id2, id3, rev;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everything with an EFR has SLEEP
|
|
|
|
*/
|
|
|
|
up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* First we check to see if it's an Oxford Semiconductor UART.
|
|
|
|
*
|
|
|
|
* If we have to do this here because some non-National
|
|
|
|
* Semiconductor clone chips lock up if you try writing to the
|
|
|
|
* LSR register (which serial_icr_read does)
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check for Oxford Semiconductor 16C950.
|
|
|
|
*
|
|
|
|
* EFR [4] must be set else this test fails.
|
|
|
|
*
|
|
|
|
* This shouldn't be necessary, but Mike Hudson (Exoray@isys.ca)
|
|
|
|
* claims that it's needed for 952 dual UART's (which are not
|
|
|
|
* recommended for new designs).
|
|
|
|
*/
|
|
|
|
up->acr = 0;
|
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_out(up, UART_EFR, UART_EFR_ECB);
|
|
|
|
serial_out(up, UART_LCR, 0x00);
|
|
|
|
id1 = serial_icr_read(up, UART_ID1);
|
|
|
|
id2 = serial_icr_read(up, UART_ID2);
|
|
|
|
id3 = serial_icr_read(up, UART_ID3);
|
|
|
|
rev = serial_icr_read(up, UART_REV);
|
|
|
|
|
|
|
|
DEBUG_AUTOCONF("950id=%02x:%02x:%02x:%02x ", id1, id2, id3, rev);
|
|
|
|
|
|
|
|
if (id1 == 0x16 && id2 == 0xC9 &&
|
|
|
|
(id3 == 0x50 || id3 == 0x52 || id3 == 0x54)) {
|
|
|
|
up->port.type = PORT_16C950;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable work around for the Oxford Semiconductor 952 rev B
|
|
|
|
* chip which causes it to seriously miscalculate baud rates
|
|
|
|
* when DLL is 0.
|
|
|
|
*/
|
|
|
|
if (id3 == 0x52 && rev == 0x01)
|
|
|
|
up->bugs |= UART_BUG_QUOT;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We check for a XR16C850 by setting DLL and DLM to 0, and then
|
|
|
|
* reading back DLL and DLM. The chip type depends on the DLM
|
|
|
|
* value read back:
|
|
|
|
* 0x10 - XR16C850 and the DLL contains the chip revision.
|
|
|
|
* 0x12 - XR16C2850.
|
|
|
|
* 0x14 - XR16C854.
|
|
|
|
*/
|
|
|
|
id1 = autoconfig_read_divisor_id(up);
|
|
|
|
DEBUG_AUTOCONF("850id=%04x ", id1);
|
|
|
|
|
|
|
|
id2 = id1 >> 8;
|
|
|
|
if (id2 == 0x10 || id2 == 0x12 || id2 == 0x14) {
|
|
|
|
up->port.type = PORT_16850;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It wasn't an XR16C850.
|
|
|
|
*
|
|
|
|
* We distinguish between the '654 and the '650 by counting
|
|
|
|
* how many bytes are in the FIFO. I'm using this for now,
|
|
|
|
* since that's the technique that was sent to me in the
|
|
|
|
* serial driver update, but I'm not convinced this works.
|
|
|
|
* I've had problems doing this in the past. -TYT
|
|
|
|
*/
|
|
|
|
if (size_fifo(up) == 64)
|
|
|
|
up->port.type = PORT_16654;
|
|
|
|
else
|
|
|
|
up->port.type = PORT_16650V2;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We detected a chip without a FIFO. Only two fall into
|
|
|
|
* this category - the original 8250 and the 16450. The
|
|
|
|
* 16450 has a scratch register (accessible with LCR=0)
|
|
|
|
*/
|
|
|
|
static void autoconfig_8250(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char scratch, status1, status2;
|
|
|
|
|
|
|
|
up->port.type = PORT_8250;
|
|
|
|
|
|
|
|
scratch = serial_in(up, UART_SCR);
|
|
|
|
serial_out(up, UART_SCR, 0xa5);
|
|
|
|
status1 = serial_in(up, UART_SCR);
|
|
|
|
serial_out(up, UART_SCR, 0x5a);
|
|
|
|
status2 = serial_in(up, UART_SCR);
|
|
|
|
serial_out(up, UART_SCR, scratch);
|
|
|
|
|
|
|
|
if (status1 == 0xa5 && status2 == 0x5a)
|
|
|
|
up->port.type = PORT_16450;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int broken_efr(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Exar ST16C2550 "A2" devices incorrectly detect as
|
|
|
|
* having an EFR, and report an ID of 0x0201. See
|
|
|
|
* http://linux.derkeiler.com/Mailing-Lists/Kernel/2004-11/4812.html
|
|
|
|
*/
|
|
|
|
if (autoconfig_read_divisor_id(up) == 0x0201 && size_fifo(up) == 16)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We know that the chip has FIFOs. Does it have an EFR? The
|
|
|
|
* EFR is located in the same register position as the IIR and
|
|
|
|
* we know the top two bits of the IIR are currently set. The
|
|
|
|
* EFR should contain zero. Try to read the EFR.
|
|
|
|
*/
|
|
|
|
static void autoconfig_16550a(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char status1, status2;
|
|
|
|
unsigned int iersave;
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&up->port.lock);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
up->port.type = PORT_16550A;
|
|
|
|
up->capabilities |= UART_CAP_FIFO;
|
|
|
|
|
2022-09-20 23:35:32 +00:00
|
|
|
if (!IS_ENABLED(CONFIG_SERIAL_8250_16550A_VARIANTS) &&
|
|
|
|
!(up->port.flags & UPF_FULL_PROBE))
|
2020-01-11 02:25:13 +00:00
|
|
|
return;
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Check for presence of the EFR when DLAB is set.
|
|
|
|
* Only ST16C650V1 UARTs pass this test.
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
|
|
|
|
if (serial_in(up, UART_EFR) == 0) {
|
|
|
|
serial_out(up, UART_EFR, 0xA8);
|
|
|
|
if (serial_in(up, UART_EFR) != 0) {
|
|
|
|
DEBUG_AUTOCONF("EFRv1 ");
|
|
|
|
up->port.type = PORT_16650;
|
|
|
|
up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
|
|
|
|
} else {
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
|
|
|
|
UART_FCR7_64BYTE);
|
2023-09-11 14:43:08 +00:00
|
|
|
status1 = serial_in(up, UART_IIR) & UART_IIR_FIFO_ENABLED_16750;
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_FCR, 0);
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
|
2023-09-11 14:43:08 +00:00
|
|
|
if (status1 == UART_IIR_FIFO_ENABLED_16750)
|
2015-06-27 13:19:00 +00:00
|
|
|
up->port.type = PORT_16550A_FSL64;
|
|
|
|
else
|
|
|
|
DEBUG_AUTOCONF("Motorola 8xxx DUART ");
|
|
|
|
}
|
|
|
|
serial_out(up, UART_EFR, 0);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Maybe it requires 0xbf to be written to the LCR.
|
|
|
|
* (other ST16C650V2 UARTs, TI16C752A, etc)
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
if (serial_in(up, UART_EFR) == 0 && !broken_efr(up)) {
|
|
|
|
DEBUG_AUTOCONF("EFRv2 ");
|
|
|
|
autoconfig_has_efr(up);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check for a National Semiconductor SuperIO chip.
|
|
|
|
* Attempt to switch to bank 2, read the value of the LOOP bit
|
|
|
|
* from EXCR1. Switch back to bank 0, change it in MCR. Then
|
|
|
|
* switch back to bank 2, read it from EXCR1 again and check
|
|
|
|
* it's changed. If so, set baud_base in EXCR2 to 921600. -- dwmw2
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_LCR, 0);
|
2016-05-31 08:59:15 +00:00
|
|
|
status1 = serial8250_in_MCR(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, 0xE0);
|
|
|
|
status2 = serial_in(up, 0x02); /* EXCR1 */
|
|
|
|
|
|
|
|
if (!((status2 ^ status1) & UART_MCR_LOOP)) {
|
|
|
|
serial_out(up, UART_LCR, 0);
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, status1 ^ UART_MCR_LOOP);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, 0xE0);
|
|
|
|
status2 = serial_in(up, 0x02); /* EXCR1 */
|
|
|
|
serial_out(up, UART_LCR, 0);
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, status1);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if ((status2 ^ status1) & UART_MCR_LOOP) {
|
|
|
|
unsigned short quot;
|
|
|
|
|
|
|
|
serial_out(up, UART_LCR, 0xE0);
|
|
|
|
|
|
|
|
quot = serial_dl_read(up);
|
|
|
|
quot <<= 3;
|
|
|
|
|
|
|
|
if (ns16550a_goto_highspeed(up))
|
|
|
|
serial_dl_write(up, quot);
|
|
|
|
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
|
|
|
|
up->port.uartclk = 921600*16;
|
|
|
|
up->port.type = PORT_NS16550A;
|
|
|
|
up->capabilities |= UART_NATSEMI;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* No EFR. Try to detect a TI16750, which only sets bit 5 of
|
|
|
|
* the IIR when 64 byte FIFO mode is enabled when DLAB is set.
|
|
|
|
* Try setting it with and without DLAB set. Cheap clones
|
|
|
|
* set bit 5 without DLAB set.
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
|
2023-09-11 14:43:08 +00:00
|
|
|
status1 = serial_in(up, UART_IIR) & UART_IIR_FIFO_ENABLED_16750;
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
|
2022-11-25 13:05:08 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
|
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
|
2023-09-11 14:43:08 +00:00
|
|
|
status2 = serial_in(up, UART_IIR) & UART_IIR_FIFO_ENABLED_16750;
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
|
2022-11-25 13:05:08 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
|
|
|
|
DEBUG_AUTOCONF("iir1=%d iir2=%d ", status1, status2);
|
|
|
|
|
2022-11-25 13:05:08 +00:00
|
|
|
if (status1 == UART_IIR_FIFO_ENABLED_16550A &&
|
2023-09-11 14:43:08 +00:00
|
|
|
status2 == UART_IIR_FIFO_ENABLED_16750) {
|
2015-06-27 13:19:00 +00:00
|
|
|
up->port.type = PORT_16750;
|
|
|
|
up->capabilities |= UART_CAP_AFE | UART_CAP_SLEEP;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Try writing and reading the UART_IER_UUE bit (b6).
|
|
|
|
* If it works, this is probably one of the Xscale platform's
|
|
|
|
* internal UARTs.
|
|
|
|
* We're going to explicitly set the UUE bit to 0 before
|
|
|
|
* trying to write and read a 1 just to make sure it's not
|
2022-08-31 16:09:34 +00:00
|
|
|
* already a 1 and maybe locked there before we even start.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
iersave = serial_in(up, UART_IER);
|
|
|
|
serial_out(up, UART_IER, iersave & ~UART_IER_UUE);
|
|
|
|
if (!(serial_in(up, UART_IER) & UART_IER_UUE)) {
|
|
|
|
/*
|
|
|
|
* OK it's in a known zero state, try writing and reading
|
|
|
|
* without disturbing the current state of the other bits.
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_IER, iersave | UART_IER_UUE);
|
|
|
|
if (serial_in(up, UART_IER) & UART_IER_UUE) {
|
|
|
|
/*
|
|
|
|
* It's an Xscale.
|
|
|
|
* We'll leave the UART_IER_UUE bit set to 1 (enabled).
|
|
|
|
*/
|
|
|
|
DEBUG_AUTOCONF("Xscale ");
|
|
|
|
up->port.type = PORT_XSCALE;
|
|
|
|
up->capabilities |= UART_CAP_UUE | UART_CAP_RTOIE;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* If we got here we couldn't force the IER_UUE bit to 0.
|
|
|
|
* Log it and continue.
|
|
|
|
*/
|
|
|
|
DEBUG_AUTOCONF("Couldn't force IER_UUE to 0 ");
|
|
|
|
}
|
|
|
|
serial_out(up, UART_IER, iersave);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We distinguish between 16550A and U6 16550A by counting
|
|
|
|
* how many bytes are in the FIFO.
|
|
|
|
*/
|
|
|
|
if (up->port.type == PORT_16550A && size_fifo(up) == 64) {
|
|
|
|
up->port.type = PORT_U6_16550A;
|
|
|
|
up->capabilities |= UART_CAP_AFE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This routine is called by rs_init() to initialize a specific serial
|
|
|
|
* port. It determines what type of UART chip this serial port is
|
|
|
|
* using: 8250, 16450, 16550, 16550A. The important question is
|
|
|
|
* whether or not this UART is a 16550A or not, since this will
|
|
|
|
* determine whether or not we can use its FIFO features or not.
|
|
|
|
*/
|
|
|
|
static void autoconfig(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned char status1, scratch, scratch2, scratch3;
|
|
|
|
unsigned char save_lcr, save_mcr;
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int old_capabilities;
|
|
|
|
|
|
|
|
if (!port->iobase && !port->mapbase && !port->membase)
|
|
|
|
return;
|
|
|
|
|
2018-07-25 10:42:02 +00:00
|
|
|
DEBUG_AUTOCONF("%s: autoconf (0x%04lx, 0x%p): ",
|
|
|
|
port->name, port->iobase, port->membase);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We really do need global IRQs disabled here - we're going to
|
|
|
|
* be frobbing the chips IRQ enable register to see if it exists.
|
2023-05-25 09:31:59 +00:00
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
up->capabilities = 0;
|
|
|
|
up->bugs = 0;
|
|
|
|
|
|
|
|
if (!(port->flags & UPF_BUGGY_UART)) {
|
|
|
|
/*
|
|
|
|
* Do a simple existence test first; if we fail this,
|
|
|
|
* there's no point trying anything else.
|
|
|
|
*
|
|
|
|
* 0x80 is used as a nonsense port to prevent against
|
|
|
|
* false positives due to ISA bus float. The
|
|
|
|
* assumption is that 0x80 is a non-existent port;
|
|
|
|
* which should be safe since include/asm/io.h also
|
|
|
|
* makes this assumption.
|
|
|
|
*
|
|
|
|
* Note: this is safe as long as MCR bit 4 is clear
|
|
|
|
* and the device is in "PC" mode.
|
|
|
|
*/
|
|
|
|
scratch = serial_in(up, UART_IER);
|
|
|
|
serial_out(up, UART_IER, 0);
|
2024-10-24 17:54:43 +00:00
|
|
|
#if defined(__i386__) && defined(CONFIG_HAS_IOPORT)
|
2015-06-27 13:19:00 +00:00
|
|
|
outb(0xff, 0x080);
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* Mask out IER[7:4] bits for test as some UARTs (e.g. TL
|
|
|
|
* 16C754B) allow only to modify them if an EFR bit is set.
|
|
|
|
*/
|
2022-11-25 13:05:04 +00:00
|
|
|
scratch2 = serial_in(up, UART_IER) & UART_IER_ALL_INTR;
|
|
|
|
serial_out(up, UART_IER, UART_IER_ALL_INTR);
|
2024-10-24 17:54:43 +00:00
|
|
|
#if defined(__i386__) && defined(CONFIG_HAS_IOPORT)
|
2015-06-27 13:19:00 +00:00
|
|
|
outb(0, 0x080);
|
|
|
|
#endif
|
2022-11-25 13:05:04 +00:00
|
|
|
scratch3 = serial_in(up, UART_IER) & UART_IER_ALL_INTR;
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_IER, scratch);
|
2022-11-25 13:05:04 +00:00
|
|
|
if (scratch2 != 0 || scratch3 != UART_IER_ALL_INTR) {
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* We failed; there's nothing here
|
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
DEBUG_AUTOCONF("IER test failed (%02x, %02x) ",
|
|
|
|
scratch2, scratch3);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-05-31 08:59:15 +00:00
|
|
|
save_mcr = serial8250_in_MCR(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
save_lcr = serial_in(up, UART_LCR);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check to see if a UART is really there. Certain broken
|
|
|
|
* internal modems based on the Rockwell chipset fail this
|
|
|
|
* test, because they apparently don't implement the loopback
|
|
|
|
* test mode. So this test is skipped on the COM 1 through
|
|
|
|
* COM 4 ports. This *should* be safe, since no board
|
|
|
|
* manufacturer would be stupid enough to design a board
|
|
|
|
* that conflicts with COM 1-4 --- we hope!
|
|
|
|
*/
|
|
|
|
if (!(port->flags & UPF_SKIP_TEST)) {
|
2022-11-25 13:05:06 +00:00
|
|
|
serial8250_out_MCR(up, UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_RTS);
|
2022-11-25 13:05:05 +00:00
|
|
|
status1 = serial_in(up, UART_MSR) & UART_MSR_STATUS_BITS;
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, save_mcr);
|
2022-11-25 13:05:05 +00:00
|
|
|
if (status1 != (UART_MSR_DCD | UART_MSR_CTS)) {
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
DEBUG_AUTOCONF("LOOP test failed (%02x) ",
|
|
|
|
status1);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We're pretty sure there's a port here. Lets find out what
|
|
|
|
* type of port it is. The IIR top two bits allows us to find
|
|
|
|
* out if it's 8250 or 16450, 16550, 16550A or later. This
|
|
|
|
* determines what we test for next.
|
|
|
|
*
|
|
|
|
* We also initialise the EFR (if any) to zero for later. The
|
|
|
|
* EFR occupies the same register location as the FCR and IIR.
|
|
|
|
*/
|
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_out(up, UART_EFR, 0);
|
|
|
|
serial_out(up, UART_LCR, 0);
|
|
|
|
|
|
|
|
serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
|
|
|
|
|
2022-11-25 13:05:07 +00:00
|
|
|
switch (serial_in(up, UART_IIR) & UART_IIR_FIFO_ENABLED) {
|
|
|
|
case UART_IIR_FIFO_ENABLED_8250:
|
2015-06-27 13:19:00 +00:00
|
|
|
autoconfig_8250(up);
|
|
|
|
break;
|
2022-11-25 13:05:07 +00:00
|
|
|
case UART_IIR_FIFO_ENABLED_16550:
|
2015-06-27 13:19:00 +00:00
|
|
|
port->type = PORT_16550;
|
|
|
|
break;
|
2022-11-25 13:05:07 +00:00
|
|
|
case UART_IIR_FIFO_ENABLED_16550A:
|
2015-06-27 13:19:00 +00:00
|
|
|
autoconfig_16550a(up);
|
|
|
|
break;
|
2022-11-25 13:05:07 +00:00
|
|
|
default:
|
|
|
|
port->type = PORT_UNKNOWN;
|
|
|
|
break;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SERIAL_8250_RSA
|
|
|
|
/*
|
|
|
|
* Only probe for RSA ports if we got the region.
|
|
|
|
*/
|
|
|
|
if (port->type == PORT_16550A && up->probe & UART_PROBE_RSA &&
|
|
|
|
__enable_rsa(up))
|
|
|
|
port->type = PORT_RSA;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
serial_out(up, UART_LCR, save_lcr);
|
|
|
|
|
|
|
|
port->fifosize = uart_config[up->port.type].fifo_size;
|
|
|
|
old_capabilities = up->capabilities;
|
|
|
|
up->capabilities = uart_config[port->type].flags;
|
|
|
|
up->tx_loadsz = uart_config[port->type].tx_loadsz;
|
|
|
|
|
|
|
|
if (port->type == PORT_UNKNOWN)
|
2021-10-15 11:14:21 +00:00
|
|
|
goto out_unlock;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Reset the UART.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SERIAL_8250_RSA
|
|
|
|
if (port->type == PORT_RSA)
|
|
|
|
serial_out(up, UART_RSA_FRR, 0);
|
|
|
|
#endif
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, save_mcr);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_clear_fifos(up);
|
|
|
|
serial_in(up, UART_RX);
|
2022-08-16 12:07:59 +00:00
|
|
|
serial8250_clear_IER(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2021-10-15 11:14:21 +00:00
|
|
|
out_unlock:
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2016-04-27 08:40:10 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Check if the device is a Fintek F81216A
|
|
|
|
*/
|
2017-05-18 11:29:55 +00:00
|
|
|
if (port->type == PORT_16550A && port->iotype == UPIO_PORT)
|
2016-04-27 08:40:10 +00:00
|
|
|
fintek_8250_probe(up);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
if (up->capabilities != old_capabilities) {
|
2020-02-17 11:40:14 +00:00
|
|
|
dev_warn(port->dev, "detected caps %08x should be %08x\n",
|
|
|
|
old_capabilities, up->capabilities);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
out:
|
|
|
|
DEBUG_AUTOCONF("iir=%d ", scratch);
|
|
|
|
DEBUG_AUTOCONF("type=%s\n", uart_config[port->type].name);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void autoconfig_irq(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
unsigned char save_mcr, save_ier;
|
|
|
|
unsigned char save_ICP = 0;
|
|
|
|
unsigned int ICP = 0;
|
|
|
|
unsigned long irqs;
|
|
|
|
int irq;
|
|
|
|
|
|
|
|
if (port->flags & UPF_FOURPORT) {
|
|
|
|
ICP = (port->iobase & 0xfe0) | 0x1f;
|
|
|
|
save_ICP = inb_p(ICP);
|
|
|
|
outb_p(0x80, ICP);
|
|
|
|
inb_p(ICP);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* forget possible initially masked and pending IRQ */
|
|
|
|
probe_irq_off(probe_irq_on());
|
2016-05-31 08:59:15 +00:00
|
|
|
save_mcr = serial8250_in_MCR(up);
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Synchronize UART_IER access against the console. */
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
save_ier = serial_in(up, UART_IER);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(port);
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, UART_MCR_OUT1 | UART_MCR_OUT2);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
irqs = probe_irq_on();
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, 0);
|
2015-06-27 13:19:00 +00:00
|
|
|
udelay(10);
|
|
|
|
if (port->flags & UPF_FOURPORT) {
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, UART_MCR_DTR | UART_MCR_RTS);
|
2015-06-27 13:19:00 +00:00
|
|
|
} else {
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up,
|
|
|
|
UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Synchronize UART_IER access against the console. */
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(port);
|
2022-11-25 13:05:04 +00:00
|
|
|
serial_out(up, UART_IER, UART_IER_ALL_INTR);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_in(up, UART_LSR);
|
|
|
|
serial_in(up, UART_RX);
|
|
|
|
serial_in(up, UART_IIR);
|
|
|
|
serial_in(up, UART_MSR);
|
|
|
|
serial_out(up, UART_TX, 0xFF);
|
|
|
|
udelay(20);
|
|
|
|
irq = probe_irq_off(irqs);
|
|
|
|
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, save_mcr);
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Synchronize UART_IER access against the console. */
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_out(up, UART_IER, save_ier);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (port->flags & UPF_FOURPORT)
|
|
|
|
outb_p(save_ICP, ICP);
|
|
|
|
|
|
|
|
port->irq = (irq > 0) ? irq : 0;
|
|
|
|
}
|
|
|
|
|
2016-02-01 18:09:20 +00:00
|
|
|
static void serial8250_stop_rx(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&port->lock);
|
|
|
|
|
2016-02-01 18:09:20 +00:00
|
|
|
serial8250_rpm_get(up);
|
|
|
|
|
|
|
|
up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
|
|
|
|
up->port.read_status_mask &= ~UART_LSR_DR;
|
|
|
|
serial_port_out(port, UART_IER, up->ier);
|
|
|
|
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
}
|
|
|
|
|
2020-02-28 13:31:06 +00:00
|
|
|
/**
|
|
|
|
* serial8250_em485_stop_tx() - generic ->rs485_stop_tx() callback
|
2020-05-17 21:56:06 +00:00
|
|
|
* @p: uart 8250 port
|
2020-02-28 13:31:06 +00:00
|
|
|
*
|
|
|
|
* Generic callback usable by 8250 uart drivers to stop rs485 transmission.
|
|
|
|
*/
|
|
|
|
void serial8250_em485_stop_tx(struct uart_8250_port *p)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
2020-02-28 13:31:06 +00:00
|
|
|
unsigned char mcr = serial8250_in_MCR(p);
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&p->port.lock);
|
|
|
|
|
2020-02-28 13:31:06 +00:00
|
|
|
if (p->port.rs485.flags & SER_RS485_RTS_AFTER_SEND)
|
|
|
|
mcr |= UART_MCR_RTS;
|
|
|
|
else
|
|
|
|
mcr &= ~UART_MCR_RTS;
|
|
|
|
serial8250_out_MCR(p, mcr);
|
2016-08-31 16:46:56 +00:00
|
|
|
|
2016-02-01 18:09:21 +00:00
|
|
|
/*
|
|
|
|
* Empty the RX FIFO, we are not interested in anything
|
|
|
|
* received during the half-duplex transmission.
|
2016-03-24 08:03:45 +00:00
|
|
|
* Enable previously disabled RX interrupts.
|
2016-02-01 18:09:21 +00:00
|
|
|
*/
|
2016-03-24 08:03:45 +00:00
|
|
|
if (!(p->port.rs485.flags & SER_RS485_RX_DURING_TX)) {
|
Revert "serial: 8250: Fix clearing FIFOs in RS485 mode again"
Commit f6aa5beb45be ("serial: 8250: Fix clearing FIFOs in RS485 mode
again") makes a change to FIFO clearing code which its commit message
suggests was intended to be specific to use with RS485 mode, however:
1) The change made does not just affect __do_stop_tx_rs485(), it also
affects other uses of serial8250_clear_fifos() including paths for
starting up, shutting down or auto-configuring a port regardless of
whether it's an RS485 port or not.
2) It makes the assumption that resetting the FIFOs is a no-op when
FIFOs are disabled, and as such it checks for this case & explicitly
avoids setting the FIFO reset bits when the FIFO enable bit is
clear. A reading of the PC16550D manual would suggest that this is
OK since the FIFO should automatically be reset if it is later
enabled, but we support many 16550-compatible devices and have never
required this auto-reset behaviour for at least the whole git era.
Starting to rely on it now seems risky, offers no benefit, and
indeed breaks at least the Ingenic JZ4780's UARTs which reads
garbage when the RX FIFO is enabled if we don't explicitly reset it.
3) By only resetting the FIFOs if they're enabled, the behaviour of
serial8250_do_startup() during boot now depends on what the value of
FCR is before the 8250 driver is probed. This in itself seems
questionable and leaves us with FCR=0 & no FIFO reset if the UART
was used by 8250_early, otherwise it depends upon what the
bootloader left behind.
4) Although the naming of serial8250_clear_fifos() may be unclear, it
is clear that callers of it expect that it will disable FIFOs. Both
serial8250_do_startup() & serial8250_do_shutdown() contain comments
to that effect, and other callers explicitly re-enable the FIFOs
after calling serial8250_clear_fifos(). The premise of that patch
that disabling the FIFOs is incorrect therefore seems wrong.
For these reasons, this reverts commit f6aa5beb45be ("serial: 8250: Fix
clearing FIFOs in RS485 mode again").
Signed-off-by: Paul Burton <paul.burton@mips.com>
Fixes: f6aa5beb45be ("serial: 8250: Fix clearing FIFOs in RS485 mode again").
Cc: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Cc: Daniel Jedrychowski <avistel@gmail.com>
Cc: Marek Vasut <marex@denx.de>
Cc: linux-mips@vger.kernel.org
Cc: linux-serial@vger.kernel.org
Cc: stable <stable@vger.kernel.org> # 4.10+
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2018-12-16 20:10:01 +00:00
|
|
|
serial8250_clear_and_reinit_fifos(p);
|
2016-03-24 08:03:45 +00:00
|
|
|
|
|
|
|
p->ier |= UART_IER_RLSI | UART_IER_RDI;
|
|
|
|
serial_port_out(&p->port, UART_IER, p->ier);
|
|
|
|
}
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
2020-02-28 13:31:06 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_em485_stop_tx);
|
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
static enum hrtimer_restart serial8250_em485_handle_stop_tx(struct hrtimer *t)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
2021-03-02 06:21:42 +00:00
|
|
|
struct uart_8250_em485 *em485 = container_of(t, struct uart_8250_em485,
|
|
|
|
stop_tx_timer);
|
|
|
|
struct uart_8250_port *p = em485->port;
|
2016-02-01 18:09:21 +00:00
|
|
|
unsigned long flags;
|
2017-08-30 14:12:13 +00:00
|
|
|
|
2016-08-31 16:46:55 +00:00
|
|
|
serial8250_rpm_get(p);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(&p->port, &flags);
|
2017-08-30 14:12:13 +00:00
|
|
|
if (em485->active_timer == &em485->stop_tx_timer) {
|
2020-02-28 13:31:06 +00:00
|
|
|
p->rs485_stop_tx(p);
|
2016-02-01 18:09:21 +00:00
|
|
|
em485->active_timer = NULL;
|
2020-02-28 13:31:06 +00:00
|
|
|
em485->tx_stopped = true;
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(&p->port, flags);
|
2016-08-31 16:46:55 +00:00
|
|
|
serial8250_rpm_put(p);
|
2021-03-02 06:21:42 +00:00
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
return HRTIMER_NORESTART;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
|
|
|
|
{
|
2021-03-02 06:21:41 +00:00
|
|
|
hrtimer_start(hrt, ms_to_ktime(msec), HRTIMER_MODE_REL);
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
|
2022-04-25 14:34:00 +00:00
|
|
|
static void __stop_tx_rs485(struct uart_8250_port *p, u64 stop_delay)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_em485 *em485 = p->em485;
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&p->port.lock);
|
|
|
|
|
2022-04-25 14:34:00 +00:00
|
|
|
stop_delay += (u64)p->port.rs485.delay_rts_after_send * NSEC_PER_MSEC;
|
|
|
|
|
2016-02-01 18:09:21 +00:00
|
|
|
/*
|
2020-02-28 13:31:06 +00:00
|
|
|
* rs485_stop_tx() is going to set RTS according to config
|
2016-02-01 18:09:21 +00:00
|
|
|
* AND flush RX FIFO if required.
|
|
|
|
*/
|
2022-04-25 14:34:00 +00:00
|
|
|
if (stop_delay > 0) {
|
2016-02-01 18:09:21 +00:00
|
|
|
em485->active_timer = &em485->stop_tx_timer;
|
2022-04-25 14:34:00 +00:00
|
|
|
hrtimer_start(&em485->stop_tx_timer, ns_to_ktime(stop_delay), HRTIMER_MODE_REL);
|
2016-02-01 18:09:21 +00:00
|
|
|
} else {
|
2020-02-28 13:31:06 +00:00
|
|
|
p->rs485_stop_tx(p);
|
2020-02-28 13:31:05 +00:00
|
|
|
em485->active_timer = NULL;
|
2020-02-28 13:31:06 +00:00
|
|
|
em485->tx_stopped = true;
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __stop_tx(struct uart_8250_port *p)
|
|
|
|
{
|
|
|
|
struct uart_8250_em485 *em485 = p->em485;
|
|
|
|
|
|
|
|
if (em485) {
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 lsr = serial_lsr_in(p);
|
2022-04-25 14:34:00 +00:00
|
|
|
u64 stop_delay = 0;
|
|
|
|
|
|
|
|
if (!(lsr & UART_LSR_THRE))
|
|
|
|
return;
|
2016-02-01 18:09:21 +00:00
|
|
|
/*
|
2022-06-29 09:44:11 +00:00
|
|
|
* To provide required timing and allow FIFO transfer,
|
2016-08-31 16:46:55 +00:00
|
|
|
* __stop_tx_rs485() must be called only when both FIFO and
|
2022-04-25 14:34:00 +00:00
|
|
|
* shift register are empty. The device driver should either
|
|
|
|
* enable interrupt on TEMT or set UART_CAP_NOTEMT that will
|
|
|
|
* enlarge stop_tx_timer by the tx time of one frame to cover
|
|
|
|
* for emptying of the shift register.
|
2016-02-01 18:09:21 +00:00
|
|
|
*/
|
2022-04-25 14:34:00 +00:00
|
|
|
if (!(lsr & UART_LSR_TEMT)) {
|
|
|
|
if (!(p->capabilities & UART_CAP_NOTEMT))
|
|
|
|
return;
|
|
|
|
/*
|
|
|
|
* RTS might get deasserted too early with the normal
|
|
|
|
* frame timing formula. It seems to suggest THRE might
|
|
|
|
* get asserted already during tx of the stop bit
|
|
|
|
* rather than after it is fully sent.
|
|
|
|
* Roughly estimate 1 extra bit here with / 7.
|
|
|
|
*/
|
|
|
|
stop_delay = p->port.frame_time + DIV_ROUND_UP(p->port.frame_time, 7);
|
|
|
|
}
|
2016-02-01 18:09:21 +00:00
|
|
|
|
2022-04-25 14:34:00 +00:00
|
|
|
__stop_tx_rs485(p, stop_delay);
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
2022-06-07 08:41:53 +00:00
|
|
|
|
|
|
|
if (serial8250_clear_THRI(p))
|
|
|
|
serial8250_rpm_put_tx(p);
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
static void serial8250_stop_tx(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
__stop_tx(up);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We really want to stop the transmitter from sending.
|
|
|
|
*/
|
|
|
|
if (port->type == PORT_16C950) {
|
|
|
|
up->acr |= UART_ACR_TXDIS;
|
|
|
|
serial_icr_write(up, UART_ACR, up->acr);
|
|
|
|
}
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
}
|
|
|
|
|
2016-02-01 18:09:21 +00:00
|
|
|
static inline void __start_tx(struct uart_port *port)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
if (up->dma && !up->dma->tx_dma(up))
|
|
|
|
return;
|
|
|
|
|
2019-06-17 13:53:20 +00:00
|
|
|
if (serial8250_set_THRI(up)) {
|
2015-06-27 13:19:00 +00:00
|
|
|
if (up->bugs & UART_BUG_TXEN) {
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 lsr = serial_lsr_in(up);
|
2016-01-14 15:08:10 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
if (lsr & UART_LSR_THRE)
|
|
|
|
serial8250_tx_chars(up);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Re-enable the transmitter if we disabled it.
|
|
|
|
*/
|
|
|
|
if (port->type == PORT_16C950 && up->acr & UART_ACR_TXDIS) {
|
|
|
|
up->acr &= ~UART_ACR_TXDIS;
|
|
|
|
serial_icr_write(up, UART_ACR, up->acr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-02-28 13:31:06 +00:00
|
|
|
/**
|
|
|
|
* serial8250_em485_start_tx() - generic ->rs485_start_tx() callback
|
|
|
|
* @up: uart 8250 port
|
|
|
|
*
|
|
|
|
* Generic callback usable by 8250 uart drivers to start rs485 transmission.
|
|
|
|
* Assumes that setting the RTS bit in the MCR register means RTS is high.
|
|
|
|
* (Some chips use inverse semantics.) Further assumes that reception is
|
|
|
|
* stoppable by disabling the UART_IER_RDI interrupt. (Some chips set the
|
|
|
|
* UART_LSR_DR bit even when UART_IER_RDI is disabled, foiling this approach.)
|
|
|
|
*/
|
|
|
|
void serial8250_em485_start_tx(struct uart_8250_port *up)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
2020-02-28 13:31:06 +00:00
|
|
|
unsigned char mcr = serial8250_in_MCR(up);
|
2016-02-01 18:09:21 +00:00
|
|
|
|
|
|
|
if (!(up->port.rs485.flags & SER_RS485_RX_DURING_TX))
|
|
|
|
serial8250_stop_rx(&up->port);
|
|
|
|
|
2020-02-28 13:31:06 +00:00
|
|
|
if (up->port.rs485.flags & SER_RS485_RTS_ON_SEND)
|
|
|
|
mcr |= UART_MCR_RTS;
|
|
|
|
else
|
|
|
|
mcr &= ~UART_MCR_RTS;
|
|
|
|
serial8250_out_MCR(up, mcr);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_em485_start_tx);
|
|
|
|
|
2022-06-07 08:41:54 +00:00
|
|
|
/* Returns false, if start_tx_timer was setup to defer TX start */
|
|
|
|
static bool start_tx_rs485(struct uart_port *port)
|
2020-02-28 13:31:06 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
struct uart_8250_em485 *em485 = up->em485;
|
|
|
|
|
2022-02-15 16:02:36 +00:00
|
|
|
/*
|
|
|
|
* While serial8250_em485_handle_stop_tx() is a noop if
|
|
|
|
* em485->active_timer != &em485->stop_tx_timer, it might happen that
|
|
|
|
* the timer is still armed and triggers only after the current bunch of
|
|
|
|
* chars is send and em485->active_timer == &em485->stop_tx_timer again.
|
|
|
|
* So cancel the timer. There is still a theoretical race condition if
|
|
|
|
* the timer is already running and only comes around to check for
|
|
|
|
* em485->active_timer when &em485->stop_tx_timer is armed again.
|
|
|
|
*/
|
|
|
|
if (em485->active_timer == &em485->stop_tx_timer)
|
|
|
|
hrtimer_try_to_cancel(&em485->stop_tx_timer);
|
|
|
|
|
2016-02-01 18:09:21 +00:00
|
|
|
em485->active_timer = NULL;
|
|
|
|
|
2020-02-28 13:31:06 +00:00
|
|
|
if (em485->tx_stopped) {
|
|
|
|
em485->tx_stopped = false;
|
|
|
|
|
|
|
|
up->rs485_start_tx(up);
|
2016-02-01 18:09:21 +00:00
|
|
|
|
|
|
|
if (up->port.rs485.delay_rts_before_send > 0) {
|
|
|
|
em485->active_timer = &em485->start_tx_timer;
|
2017-07-31 08:46:43 +00:00
|
|
|
start_hrtimer_ms(&em485->start_tx_timer,
|
|
|
|
up->port.rs485.delay_rts_before_send);
|
2022-06-07 08:41:54 +00:00
|
|
|
return false;
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-06-07 08:41:54 +00:00
|
|
|
return true;
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
static enum hrtimer_restart serial8250_em485_handle_start_tx(struct hrtimer *t)
|
2016-02-01 18:09:21 +00:00
|
|
|
{
|
2021-03-02 06:21:42 +00:00
|
|
|
struct uart_8250_em485 *em485 = container_of(t, struct uart_8250_em485,
|
|
|
|
start_tx_timer);
|
|
|
|
struct uart_8250_port *p = em485->port;
|
2016-02-01 18:09:21 +00:00
|
|
|
unsigned long flags;
|
2017-08-30 14:12:13 +00:00
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(&p->port, &flags);
|
2017-08-30 14:12:13 +00:00
|
|
|
if (em485->active_timer == &em485->start_tx_timer) {
|
2016-02-01 18:09:21 +00:00
|
|
|
__start_tx(&p->port);
|
|
|
|
em485->active_timer = NULL;
|
|
|
|
}
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(&p->port, flags);
|
2021-03-02 06:21:42 +00:00
|
|
|
|
2017-07-31 08:46:43 +00:00
|
|
|
return HRTIMER_NORESTART;
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_start_tx(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
struct uart_8250_em485 *em485 = up->em485;
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&port->lock);
|
|
|
|
|
2024-04-05 06:08:23 +00:00
|
|
|
if (!port->x_char && kfifo_is_empty(&port->state->port.xmit_fifo))
|
2022-02-17 21:18:39 +00:00
|
|
|
return;
|
|
|
|
|
2022-04-11 11:16:57 +00:00
|
|
|
serial8250_rpm_get_tx(up);
|
|
|
|
|
2022-06-07 08:41:54 +00:00
|
|
|
if (em485) {
|
|
|
|
if ((em485->active_timer == &em485->start_tx_timer) ||
|
|
|
|
!start_tx_rs485(port))
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
__start_tx(port);
|
2016-02-01 18:09:21 +00:00
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
static void serial8250_throttle(struct uart_port *port)
|
|
|
|
{
|
|
|
|
port->throttle(port);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_unthrottle(struct uart_port *port)
|
|
|
|
{
|
|
|
|
port->unthrottle(port);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_disable_ms(struct uart_port *port)
|
|
|
|
{
|
2016-02-18 19:22:59 +00:00
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&port->lock);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/* no MSR capabilities */
|
|
|
|
if (up->bugs & UART_BUG_NOMSR)
|
|
|
|
return;
|
|
|
|
|
2019-06-20 06:24:20 +00:00
|
|
|
mctrl_gpio_disable_ms(up->gpios);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
up->ier &= ~UART_IER_MSI;
|
|
|
|
serial_port_out(port, UART_IER, up->ier);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_enable_ms(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/* Port locked to synchronize UART_IER access against the console. */
|
|
|
|
lockdep_assert_held_once(&port->lock);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/* no MSR capabilities */
|
|
|
|
if (up->bugs & UART_BUG_NOMSR)
|
|
|
|
return;
|
|
|
|
|
2019-06-20 06:24:20 +00:00
|
|
|
mctrl_gpio_enable_ms(up->gpios);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
up->ier |= UART_IER_MSI;
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
serial_port_out(port, UART_IER, up->ier);
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
}
|
|
|
|
|
2022-06-24 20:42:05 +00:00
|
|
|
void serial8250_read_char(struct uart_8250_port *up, u16 lsr)
|
2016-01-10 22:39:31 +00:00
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
2023-07-12 08:18:11 +00:00
|
|
|
u8 ch, flag = TTY_NORMAL;
|
2016-01-10 22:39:31 +00:00
|
|
|
|
|
|
|
if (likely(lsr & UART_LSR_DR))
|
|
|
|
ch = serial_in(up, UART_RX);
|
|
|
|
else
|
|
|
|
/*
|
|
|
|
* Intel 82571 has a Serial Over Lan device that will
|
|
|
|
* set UART_LSR_BI without setting UART_LSR_DR when
|
|
|
|
* it receives a break. To avoid reading from the
|
|
|
|
* receive buffer without UART_LSR_DR bit set, we
|
|
|
|
* just force the read character to be 0
|
|
|
|
*/
|
|
|
|
ch = 0;
|
|
|
|
|
|
|
|
port->icount.rx++;
|
|
|
|
|
|
|
|
lsr |= up->lsr_saved_flags;
|
|
|
|
up->lsr_saved_flags = 0;
|
|
|
|
|
|
|
|
if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
|
|
|
|
if (lsr & UART_LSR_BI) {
|
|
|
|
lsr &= ~(UART_LSR_FE | UART_LSR_PE);
|
|
|
|
port->icount.brk++;
|
|
|
|
/*
|
|
|
|
* We do the SysRQ and SAK checking
|
|
|
|
* here because otherwise the break
|
|
|
|
* may get masked by ignore_status_mask
|
|
|
|
* or read_status_mask.
|
|
|
|
*/
|
|
|
|
if (uart_handle_break(port))
|
|
|
|
return;
|
|
|
|
} else if (lsr & UART_LSR_PE)
|
|
|
|
port->icount.parity++;
|
|
|
|
else if (lsr & UART_LSR_FE)
|
|
|
|
port->icount.frame++;
|
|
|
|
if (lsr & UART_LSR_OE)
|
|
|
|
port->icount.overrun++;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Mask off conditions which should be ignored.
|
|
|
|
*/
|
|
|
|
lsr &= port->read_status_mask;
|
|
|
|
|
|
|
|
if (lsr & UART_LSR_BI) {
|
2020-02-17 11:40:14 +00:00
|
|
|
dev_dbg(port->dev, "handling break\n");
|
2016-01-10 22:39:31 +00:00
|
|
|
flag = TTY_BREAK;
|
|
|
|
} else if (lsr & UART_LSR_PE)
|
|
|
|
flag = TTY_PARITY;
|
|
|
|
else if (lsr & UART_LSR_FE)
|
|
|
|
flag = TTY_FRAME;
|
|
|
|
}
|
2018-10-30 22:11:07 +00:00
|
|
|
if (uart_prepare_sysrq_char(port, ch))
|
2016-01-10 22:39:31 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
uart_insert_char(port, lsr, UART_LSR_OE, ch, flag);
|
|
|
|
}
|
2018-03-27 03:48:25 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_read_char);
|
2016-01-10 22:39:31 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
2022-06-08 09:54:29 +00:00
|
|
|
* serial8250_rx_chars - Read characters. The first LSR value must be passed in.
|
|
|
|
*
|
|
|
|
* Returns LSR bits. The caller should rely only on non-Rx related LSR bits
|
|
|
|
* (such as THRE) because the LSR value might come from an already consumed
|
|
|
|
* character.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 serial8250_rx_chars(struct uart_8250_port *up, u16 lsr)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
int max_count = 256;
|
|
|
|
|
|
|
|
do {
|
2016-01-10 22:39:31 +00:00
|
|
|
serial8250_read_char(up, lsr);
|
2016-01-10 22:39:32 +00:00
|
|
|
if (--max_count == 0)
|
|
|
|
break;
|
2015-06-27 13:19:00 +00:00
|
|
|
lsr = serial_in(up, UART_LSR);
|
2016-01-10 22:39:32 +00:00
|
|
|
} while (lsr & (UART_LSR_DR | UART_LSR_BI));
|
2016-01-10 22:39:33 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
tty_flip_buffer_push(&port->state->port);
|
|
|
|
return lsr;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_rx_chars);
|
|
|
|
|
|
|
|
void serial8250_tx_chars(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
2024-04-05 06:08:23 +00:00
|
|
|
struct tty_port *tport = &port->state->port;
|
2015-06-27 13:19:00 +00:00
|
|
|
int count;
|
|
|
|
|
|
|
|
if (port->x_char) {
|
2022-03-14 09:14:32 +00:00
|
|
|
uart_xchar_out(port, UART_TX);
|
2015-06-27 13:19:00 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (uart_tx_stopped(port)) {
|
|
|
|
serial8250_stop_tx(port);
|
|
|
|
return;
|
|
|
|
}
|
2024-04-05 06:08:23 +00:00
|
|
|
if (kfifo_is_empty(&tport->xmit_fifo)) {
|
2015-06-27 13:19:00 +00:00
|
|
|
__stop_tx(up);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
count = up->tx_loadsz;
|
|
|
|
do {
|
2024-04-05 06:08:23 +00:00
|
|
|
unsigned char c;
|
|
|
|
|
|
|
|
if (!uart_fifo_get(port, &c))
|
|
|
|
break;
|
|
|
|
|
|
|
|
serial_out(up, UART_TX, c);
|
2021-05-20 02:13:33 +00:00
|
|
|
if (up->bugs & UART_BUG_TXRACE) {
|
|
|
|
/*
|
|
|
|
* The Aspeed BMC virtual UARTs have a bug where data
|
|
|
|
* may get stuck in the BMC's Tx FIFO from bursts of
|
|
|
|
* writes on the APB interface.
|
|
|
|
*
|
|
|
|
* Delay back-to-back writes by a read cycle to avoid
|
|
|
|
* stalling the VUART. Read a register that won't have
|
|
|
|
* side-effects and discard the result.
|
|
|
|
*/
|
|
|
|
serial_in(up, UART_SCR);
|
|
|
|
}
|
2024-04-05 06:08:23 +00:00
|
|
|
|
2016-01-10 22:39:36 +00:00
|
|
|
if ((up->capabilities & UART_CAP_HFIFO) &&
|
2022-06-24 20:54:24 +00:00
|
|
|
!uart_lsr_tx_empty(serial_in(up, UART_LSR)))
|
2016-01-10 22:39:36 +00:00
|
|
|
break;
|
2017-06-28 09:41:25 +00:00
|
|
|
/* The BCM2835 MINI UART THRE bit is really a not-full bit. */
|
|
|
|
if ((up->capabilities & UART_CAP_MINI) &&
|
|
|
|
!(serial_in(up, UART_LSR) & UART_LSR_THRE))
|
|
|
|
break;
|
2015-06-27 13:19:00 +00:00
|
|
|
} while (--count > 0);
|
|
|
|
|
2024-04-05 06:08:23 +00:00
|
|
|
if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
|
2015-06-27 13:19:00 +00:00
|
|
|
uart_write_wakeup(port);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* With RPM enabled, we have to wait until the FIFO is empty before the
|
|
|
|
* HW can go idle. So we get here once again with empty FIFO and disable
|
|
|
|
* the interrupt and RPM in __stop_tx()
|
|
|
|
*/
|
2024-04-05 06:08:23 +00:00
|
|
|
if (kfifo_is_empty(&tport->xmit_fifo) &&
|
|
|
|
!(up->capabilities & UART_CAP_RPM))
|
2015-06-27 13:19:00 +00:00
|
|
|
__stop_tx(up);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_tx_chars);
|
|
|
|
|
|
|
|
/* Caller holds uart port lock */
|
|
|
|
unsigned int serial8250_modem_status(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
unsigned int status = serial_in(up, UART_MSR);
|
|
|
|
|
|
|
|
status |= up->msr_saved_flags;
|
|
|
|
up->msr_saved_flags = 0;
|
|
|
|
if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
|
|
|
|
port->state != NULL) {
|
|
|
|
if (status & UART_MSR_TERI)
|
|
|
|
port->icount.rng++;
|
|
|
|
if (status & UART_MSR_DDSR)
|
|
|
|
port->icount.dsr++;
|
|
|
|
if (status & UART_MSR_DDCD)
|
|
|
|
uart_handle_dcd_change(port, status & UART_MSR_DCD);
|
|
|
|
if (status & UART_MSR_DCTS)
|
|
|
|
uart_handle_cts_change(port, status & UART_MSR_CTS);
|
|
|
|
|
|
|
|
wake_up_interruptible(&port->state->port.delta_msr_wait);
|
|
|
|
}
|
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_modem_status);
|
|
|
|
|
2016-04-10 05:14:36 +00:00
|
|
|
static bool handle_rx_dma(struct uart_8250_port *up, unsigned int iir)
|
|
|
|
{
|
|
|
|
switch (iir & 0x3f) {
|
2023-03-17 10:30:34 +00:00
|
|
|
case UART_IIR_THRI:
|
|
|
|
/*
|
|
|
|
* Postpone DMA or not decision to IIR_RDI or IIR_RX_TIMEOUT
|
|
|
|
* because it's impossible to do an informed decision about
|
|
|
|
* that with IIR_THRI.
|
|
|
|
*
|
|
|
|
* This also fixes one known DMA Rx corruption issue where
|
|
|
|
* DR is asserted but DMA Rx only gets a corrupted zero byte
|
|
|
|
* (too early DR?).
|
|
|
|
*/
|
|
|
|
return false;
|
2022-11-08 12:19:49 +00:00
|
|
|
case UART_IIR_RDI:
|
|
|
|
if (!up->dma->rx_running)
|
|
|
|
break;
|
2020-08-23 22:36:59 +00:00
|
|
|
fallthrough;
|
2016-04-10 05:14:36 +00:00
|
|
|
case UART_IIR_RLSI:
|
|
|
|
case UART_IIR_RX_TIMEOUT:
|
|
|
|
serial8250_rx_dma_flush(up);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return up->dma->rx_dma(up);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* This handles the interrupt from one port.
|
|
|
|
*/
|
|
|
|
int serial8250_handle_irq(struct uart_port *port, unsigned int iir)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
2023-04-14 17:02:39 +00:00
|
|
|
struct tty_port *tport = &port->state->port;
|
2020-03-19 10:32:29 +00:00
|
|
|
bool skip_rx = false;
|
2021-07-14 08:04:27 +00:00
|
|
|
unsigned long flags;
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 status;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (iir & UART_IIR_NO_INT)
|
|
|
|
return 0;
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2022-06-08 09:54:28 +00:00
|
|
|
status = serial_lsr_in(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2020-03-19 10:32:29 +00:00
|
|
|
/*
|
|
|
|
* If port is stopped and there are no error conditions in the
|
|
|
|
* FIFO, then don't drain the FIFO, as this may lead to TTY buffer
|
|
|
|
* overflow. Not servicing, RX FIFO would trigger auto HW flow
|
|
|
|
* control when FIFO occupancy reaches preset threshold, thus
|
|
|
|
* halting RX. This only works when auto HW flow control is
|
|
|
|
* available.
|
|
|
|
*/
|
|
|
|
if (!(status & (UART_LSR_FIFOE | UART_LSR_BRK_ERROR_BITS)) &&
|
|
|
|
(port->status & (UPSTAT_AUTOCTS | UPSTAT_AUTORTS)) &&
|
|
|
|
!(port->read_status_mask & UART_LSR_DR))
|
|
|
|
skip_rx = true;
|
|
|
|
|
|
|
|
if (status & (UART_LSR_DR | UART_LSR_BI) && !skip_rx) {
|
2023-08-31 22:25:55 +00:00
|
|
|
struct irq_data *d;
|
|
|
|
|
|
|
|
d = irq_get_irq_data(port->irq);
|
|
|
|
if (d && irqd_is_wakeup_set(d))
|
2023-04-14 17:02:39 +00:00
|
|
|
pm_wakeup_event(tport->tty->dev, 0);
|
2016-04-10 05:14:36 +00:00
|
|
|
if (!up->dma || handle_rx_dma(up, iir))
|
2015-06-27 13:19:00 +00:00
|
|
|
status = serial8250_rx_chars(up, status);
|
|
|
|
}
|
|
|
|
serial8250_modem_status(up);
|
2022-04-25 14:33:59 +00:00
|
|
|
if ((status & UART_LSR_THRE) && (up->ier & UART_IER_THRI)) {
|
|
|
|
if (!up->dma || up->dma->tx_err)
|
|
|
|
serial8250_tx_chars(up);
|
2022-06-15 09:06:49 +00:00
|
|
|
else if (!up->dma->tx_running)
|
2022-04-25 14:33:59 +00:00
|
|
|
__stop_tx(up);
|
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2021-07-14 08:04:27 +00:00
|
|
|
uart_unlock_and_check_sysrq_irqrestore(port, flags);
|
2021-04-16 14:05:55 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_handle_irq);
|
|
|
|
|
|
|
|
static int serial8250_default_handle_irq(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned int iir;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
|
|
|
|
iir = serial_port_in(port, UART_IIR);
|
|
|
|
ret = serial8250_handle_irq(port, iir);
|
|
|
|
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-09-22 19:56:16 +00:00
|
|
|
/*
|
|
|
|
* Newer 16550 compatible parts such as the SC16C650 & Altera 16550 Soft IP
|
|
|
|
* have a programmable TX threshold that triggers the THRE interrupt in
|
|
|
|
* the IIR register. In this case, the THRE interrupt indicates the FIFO
|
|
|
|
* has space available. Load it up with tx_loadsz bytes.
|
|
|
|
*/
|
|
|
|
static int serial8250_tx_threshold_handle_irq(struct uart_port *port)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int iir = serial_port_in(port, UART_IIR);
|
|
|
|
|
|
|
|
/* TX Threshold IRQ triggered so load up FIFO */
|
|
|
|
if ((iir & UART_IIR_ID) == UART_IIR_THRI) {
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2016-09-22 19:56:16 +00:00
|
|
|
serial8250_tx_chars(up);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2016-09-22 19:56:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
iir = serial_port_in(port, UART_IIR);
|
|
|
|
return serial8250_handle_irq(port, iir);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
static unsigned int serial8250_tx_empty(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
2023-03-17 11:33:18 +00:00
|
|
|
unsigned int result = 0;
|
2015-06-27 13:19:00 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2023-03-17 11:33:18 +00:00
|
|
|
if (!serial8250_tx_dma_running(up) && uart_lsr_tx_empty(serial_lsr_in(up)))
|
|
|
|
result = TIOCSER_TEMT;
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
|
2023-03-17 11:33:18 +00:00
|
|
|
return result;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
2016-04-06 04:06:51 +00:00
|
|
|
unsigned int serial8250_do_get_mctrl(struct uart_port *port)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned int status;
|
2019-06-20 06:24:20 +00:00
|
|
|
unsigned int val;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
status = serial8250_modem_status(up);
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
|
2019-06-20 06:24:20 +00:00
|
|
|
val = serial8250_MSR_to_TIOCM(status);
|
|
|
|
if (up->gpios)
|
|
|
|
return mctrl_gpio_get(up->gpios, &val);
|
|
|
|
|
|
|
|
return val;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
2016-04-06 04:06:51 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_get_mctrl);
|
|
|
|
|
|
|
|
static unsigned int serial8250_get_mctrl(struct uart_port *port)
|
|
|
|
{
|
|
|
|
if (port->get_mctrl)
|
|
|
|
return port->get_mctrl(port);
|
|
|
|
return serial8250_do_get_mctrl(port);
|
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
void serial8250_do_set_mctrl(struct uart_port *port, unsigned int mctrl)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
2019-06-13 15:45:41 +00:00
|
|
|
unsigned char mcr;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2019-06-13 15:45:41 +00:00
|
|
|
mcr = serial8250_TIOCM_to_MCR(mctrl);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2021-12-28 17:22:00 +00:00
|
|
|
mcr |= up->mcr;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2016-05-31 08:59:15 +00:00
|
|
|
serial8250_out_MCR(up, mcr);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_set_mctrl);
|
|
|
|
|
|
|
|
static void serial8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
|
|
|
|
{
|
serial: Deassert Transmit Enable on probe in driver-specific way
When a UART port is newly registered, uart_configure_port() seeks to
deassert RS485 Transmit Enable by setting the RTS bit in port->mctrl.
However a number of UART drivers interpret a set RTS bit as *assertion*
instead of deassertion: Affected drivers include those using
serial8250_em485_config() (except 8250_bcm2835aux.c) and some using
mctrl_gpio (e.g. imx.c).
Since the interpretation of the RTS bit is driver-specific, it is not
suitable as a means to centrally deassert Transmit Enable in the serial
core. Instead, the serial core must call on drivers to deassert it in
their driver-specific way. One way to achieve that is to call
->rs485_config(). It implicitly deasserts Transmit Enable.
So amend uart_configure_port() and uart_resume_port() to invoke
uart_rs485_config(). That allows removing calls to uart_rs485_config()
from drivers' ->probe() hooks and declaring the function static.
Skip any invocation of ->set_mctrl() if RS485 is enabled. RS485 has no
hardware flow control, so the modem control lines are irrelevant and
need not be touched. When leaving RS485 mode, reset the modem control
lines to the state stored in port->mctrl. That way, UARTs which are
muxed between RS485 and RS232 transceivers drive the lines correctly
when switched to RS232. (serial8250_do_startup() historically raises
the OUT1 modem signal because otherwise interrupts are not signaled on
ancient PC UARTs, but I believe that no longer applies to modern,
RS485-capable UARTs and is thus safe to be skipped.)
imx.c modifies port->mctrl whenever Transmit Enable is asserted and
deasserted. Stop it from doing that so port->mctrl reflects the RS232
line state.
8250_omap.c deasserts Transmit Enable on ->runtime_resume() by calling
->set_mctrl(). Because that is now a no-op in RS485 mode, amend the
function to call serial8250_em485_stop_tx().
fsl_lpuart.c retrieves and applies the RS485 device tree properties
after registering the UART port. Because applying now happens on
registration in uart_configure_port(), move retrieval of the properties
ahead of uart_add_one_port().
Link: https://lore.kernel.org/all/20220329085050.311408-1-matthias.schiffer@ew.tq-group.com/
Link: https://lore.kernel.org/all/8f538a8903795f22f9acc94a9a31b03c9c4ccacb.camel@ginzinger.com/
Fixes: d3b3404df318 ("serial: Fix incorrect rs485 polarity on uart open")
Cc: stable@vger.kernel.org # v4.14+
Reported-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reported-by: Roosen Henri <Henri.Roosen@ginzinger.com>
Tested-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Reviewed-by: Ilpo Järvinen <ilpo.jarvinen@linux.intel.com>
Signed-off-by: Lukas Wunner <lukas@wunner.de>
Link: https://lore.kernel.org/r/2de36eba3fbe11278d5002e4e501afe0ceaca039.1663863805.git.lukas@wunner.de
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2022-09-22 16:27:33 +00:00
|
|
|
if (port->rs485.flags & SER_RS485_ENABLED)
|
|
|
|
return;
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
if (port->set_mctrl)
|
|
|
|
port->set_mctrl(port, mctrl);
|
|
|
|
else
|
|
|
|
serial8250_do_set_mctrl(port, mctrl);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_break_ctl(struct uart_port *port, int break_state)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
if (break_state == -1)
|
|
|
|
up->lcr |= UART_LCR_SBC;
|
|
|
|
else
|
|
|
|
up->lcr &= ~UART_LCR_SBC;
|
|
|
|
serial_port_out(port, UART_LCR, up->lcr);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_rpm_put(up);
|
|
|
|
}
|
|
|
|
|
2022-04-11 17:48:39 +00:00
|
|
|
static void wait_for_lsr(struct uart_8250_port *up, int bits)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
unsigned int status, tmout = 10000;
|
|
|
|
|
|
|
|
/* Wait up to 10ms for the character(s) to be sent. */
|
|
|
|
for (;;) {
|
2022-06-08 09:54:27 +00:00
|
|
|
status = serial_lsr_in(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if ((status & bits) == bits)
|
|
|
|
break;
|
|
|
|
if (--tmout == 0)
|
|
|
|
break;
|
|
|
|
udelay(1);
|
2016-09-21 14:43:15 +00:00
|
|
|
touch_nmi_watchdog();
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
2022-04-11 17:48:39 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Wait for transmitter & holding register to empty
|
|
|
|
*/
|
|
|
|
static void wait_for_xmitr(struct uart_8250_port *up, int bits)
|
|
|
|
{
|
|
|
|
unsigned int tmout;
|
|
|
|
|
|
|
|
wait_for_lsr(up, bits);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/* Wait up to 1s for flow control if necessary */
|
|
|
|
if (up->port.flags & UPF_CONS_FLOW) {
|
|
|
|
for (tmout = 1000000; tmout; tmout--) {
|
|
|
|
unsigned int msr = serial_in(up, UART_MSR);
|
|
|
|
up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
|
|
|
|
if (msr & UART_MSR_CTS)
|
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
touch_nmi_watchdog();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_CONSOLE_POLL
|
|
|
|
/*
|
|
|
|
* Console polling routines for writing and reading from the uart while
|
|
|
|
* in an interrupt or debug context.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int serial8250_get_poll_char(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
int status;
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 lsr;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
|
|
|
|
lsr = serial_port_in(port, UART_LSR);
|
|
|
|
|
|
|
|
if (!(lsr & UART_LSR_DR)) {
|
|
|
|
status = NO_POLL_CHAR;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
status = serial_port_in(port, UART_RX);
|
|
|
|
out:
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void serial8250_put_poll_char(struct uart_port *port,
|
|
|
|
unsigned char c)
|
|
|
|
{
|
|
|
|
unsigned int ier;
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
2023-05-25 09:31:59 +00:00
|
|
|
/*
|
|
|
|
* Normally the port is locked to synchronize UART_IER access
|
|
|
|
* against the console. However, this function is only used by
|
|
|
|
* KDB/KGDB, where it may not be possible to acquire the port
|
|
|
|
* lock because all other CPUs are quiesced. The quiescence
|
|
|
|
* should allow safe lockless usage here.
|
|
|
|
*/
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_rpm_get(up);
|
|
|
|
/*
|
|
|
|
* First save the IER then disable the interrupts
|
|
|
|
*/
|
|
|
|
ier = serial_port_in(port, UART_IER);
|
2022-08-16 12:07:59 +00:00
|
|
|
serial8250_clear_IER(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2022-06-24 20:54:24 +00:00
|
|
|
wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Send the character out.
|
|
|
|
*/
|
|
|
|
serial_port_out(port, UART_TX, c);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Finally, wait for transmitter to become empty
|
|
|
|
* and restore the IER
|
|
|
|
*/
|
2022-06-24 20:54:24 +00:00
|
|
|
wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial_port_out(port, UART_IER, ier);
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_CONSOLE_POLL */
|
|
|
|
|
|
|
|
int serial8250_do_startup(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned long flags;
|
2022-06-24 20:42:05 +00:00
|
|
|
unsigned char iir;
|
2015-06-27 13:19:00 +00:00
|
|
|
int retval;
|
2022-06-24 20:42:05 +00:00
|
|
|
u16 lsr;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (!port->fifosize)
|
|
|
|
port->fifosize = uart_config[port->type].fifo_size;
|
|
|
|
if (!up->tx_loadsz)
|
|
|
|
up->tx_loadsz = uart_config[port->type].tx_loadsz;
|
|
|
|
if (!up->capabilities)
|
|
|
|
up->capabilities = uart_config[port->type].flags;
|
|
|
|
up->mcr = 0;
|
|
|
|
|
|
|
|
if (port->iotype != up->cur_iotype)
|
|
|
|
set_io_from_upio(port);
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
if (port->type == PORT_16C950) {
|
2023-05-25 09:31:52 +00:00
|
|
|
/*
|
|
|
|
* Wake up and initialize UART
|
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
up->acr = 0;
|
|
|
|
serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_port_out(port, UART_EFR, UART_EFR_ECB);
|
|
|
|
serial_port_out(port, UART_IER, 0);
|
|
|
|
serial_port_out(port, UART_LCR, 0);
|
|
|
|
serial_icr_write(up, UART_CSR, 0); /* Reset the UART */
|
|
|
|
serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
serial_port_out(port, UART_EFR, UART_EFR_ECB);
|
|
|
|
serial_port_out(port, UART_LCR, 0);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
2017-01-05 18:54:18 +00:00
|
|
|
if (port->type == PORT_DA830) {
|
2023-05-25 09:31:52 +00:00
|
|
|
/*
|
|
|
|
* Reset the port
|
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2017-01-05 18:54:18 +00:00
|
|
|
serial_port_out(port, UART_IER, 0);
|
|
|
|
serial_port_out(port, UART_DA830_PWREMU_MGMT, 0);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2017-01-05 18:54:18 +00:00
|
|
|
mdelay(10);
|
|
|
|
|
|
|
|
/* Enable Tx, Rx and free run mode */
|
|
|
|
serial_port_out(port, UART_DA830_PWREMU_MGMT,
|
|
|
|
UART_DA830_PWREMU_MGMT_UTRST |
|
|
|
|
UART_DA830_PWREMU_MGMT_URRST |
|
|
|
|
UART_DA830_PWREMU_MGMT_FREE);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
#ifdef CONFIG_SERIAL_8250_RSA
|
|
|
|
/*
|
|
|
|
* If this is an RSA port, see if we can kick it up to the
|
|
|
|
* higher speed clock.
|
|
|
|
*/
|
|
|
|
enable_rsa(up);
|
|
|
|
#endif
|
2015-07-16 08:29:13 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Clear the FIFO buffers and disable them.
|
|
|
|
* (they will be reenabled in set_termios())
|
|
|
|
*/
|
|
|
|
serial8250_clear_fifos(up);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear the interrupt registers.
|
|
|
|
*/
|
|
|
|
serial_port_in(port, UART_LSR);
|
|
|
|
serial_port_in(port, UART_RX);
|
|
|
|
serial_port_in(port, UART_IIR);
|
|
|
|
serial_port_in(port, UART_MSR);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* At this point, there's no way the LSR could still be 0xff;
|
|
|
|
* if it is, then bail out, because there's likely no UART
|
|
|
|
* here.
|
|
|
|
*/
|
|
|
|
if (!(port->flags & UPF_BUGGY_UART) &&
|
|
|
|
(serial_port_in(port, UART_LSR) == 0xff)) {
|
2020-02-17 11:40:14 +00:00
|
|
|
dev_info_ratelimited(port->dev, "LSR safety check engaged!\n");
|
2015-06-27 13:19:00 +00:00
|
|
|
retval = -ENODEV;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For a XR16C850, we need to set the trigger levels
|
|
|
|
*/
|
|
|
|
if (port->type == PORT_16850) {
|
|
|
|
unsigned char fctr;
|
|
|
|
|
|
|
|
serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
|
|
|
|
fctr = serial_in(up, UART_FCTR) & ~(UART_FCTR_RX|UART_FCTR_TX);
|
|
|
|
serial_port_out(port, UART_FCTR,
|
|
|
|
fctr | UART_FCTR_TRGD | UART_FCTR_RX);
|
|
|
|
serial_port_out(port, UART_TRG, UART_TRG_96);
|
|
|
|
serial_port_out(port, UART_FCTR,
|
|
|
|
fctr | UART_FCTR_TRGD | UART_FCTR_TX);
|
|
|
|
serial_port_out(port, UART_TRG, UART_TRG_96);
|
|
|
|
|
|
|
|
serial_port_out(port, UART_LCR, 0);
|
|
|
|
}
|
|
|
|
|
2016-09-22 19:56:16 +00:00
|
|
|
/*
|
|
|
|
* For the Altera 16550 variants, set TX threshold trigger level.
|
|
|
|
*/
|
|
|
|
if (((port->type == PORT_ALTR_16550_F32) ||
|
|
|
|
(port->type == PORT_ALTR_16550_F64) ||
|
|
|
|
(port->type == PORT_ALTR_16550_F128)) && (port->fifosize > 1)) {
|
|
|
|
/* Bounds checking of TX threshold (valid 0 to fifosize-2) */
|
|
|
|
if ((up->tx_loadsz < 2) || (up->tx_loadsz > port->fifosize)) {
|
2020-02-17 11:40:14 +00:00
|
|
|
dev_err(port->dev, "TX FIFO Threshold errors, skipping\n");
|
2016-09-22 19:56:16 +00:00
|
|
|
} else {
|
|
|
|
serial_port_out(port, UART_ALTR_AFR,
|
|
|
|
UART_ALTR_EN_TXFIFO_LW);
|
|
|
|
serial_port_out(port, UART_ALTR_TX_LOW,
|
|
|
|
port->fifosize - up->tx_loadsz);
|
|
|
|
port->handle_irq = serial8250_tx_threshold_handle_irq;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
serial: 8250: Check UPF_IRQ_SHARED in advance
The commit 54e53b2e8081
("tty: serial: 8250: pass IRQ shared flag to UART ports")
nicely explained the problem:
---8<---8<---
On some systems IRQ lines between multiple UARTs might be shared. If so, the
irqflags have to be configured accordingly. The reason is: The 8250 port startup
code performs IRQ tests *before* the IRQ handler for that particular port is
registered. This is performed in serial8250_do_startup(). This function checks
whether IRQF_SHARED is configured and only then disables the IRQ line while
testing.
This test is performed upon each open() of the UART device. Imagine two UARTs
share the same IRQ line: On is already opened and the IRQ is active. When the
second UART is opened, the IRQ line has to be disabled while performing IRQ
tests. Otherwise an IRQ might handler might be invoked, but the IRQ itself
cannot be handled, because the corresponding handler isn't registered,
yet. That's because the 8250 code uses a chain-handler and invokes the
corresponding port's IRQ handling routines himself.
Unfortunately this IRQF_SHARED flag isn't configured for UARTs probed via device
tree even if the IRQs are shared. This way, the actual and shared IRQ line isn't
disabled while performing tests and the kernel correctly detects a spurious
IRQ. So, adding this flag to the DT probe solves the issue.
Note: The UPF_SHARE_IRQ flag is configured unconditionally. Therefore, the
IRQF_SHARED flag can be set unconditionally as well.
Example stack trace by performing `echo 1 > /dev/ttyS2` on a non-patched system:
|irq 85: nobody cared (try booting with the "irqpoll" option)
| [...]
|handlers:
|[<ffff0000080fc628>] irq_default_primary_handler threaded [<ffff00000855fbb8>] serial8250_interrupt
|Disabling IRQ #85
---8<---8<---
But unfortunately didn't fix the root cause. Let's try again here by moving
IRQ flag assignment from serial_link_irq_chain() to serial8250_do_startup().
This should fix the similar issue reported for 8250_pnp case.
Since this change we don't need to have custom solutions in 8250_aspeed_vuart
and 8250_of drivers, thus, drop them.
Fixes: 1c2f04937b3e ("serial: 8250: add IRQ trigger support")
Reported-by: Li RongQing <lirongqing@baidu.com>
Cc: Kurt Kanzenbach <kurt@linutronix.de>
Cc: Vikram Pandita <vikram.pandita@ti.com>
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Cc: stable <stable@vger.kernel.org>
Acked-by: Kurt Kanzenbach <kurt@linutronix.de>
Link: https://lore.kernel.org/r/20200211135559.85960-1-andriy.shevchenko@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2020-02-11 13:55:59 +00:00
|
|
|
/* Check if we need to have shared IRQs */
|
|
|
|
if (port->irq && (up->port.flags & UPF_SHARE_IRQ))
|
|
|
|
up->port.irqflags |= IRQF_SHARED;
|
|
|
|
|
2022-09-22 07:00:05 +00:00
|
|
|
retval = up->ops->setup_irq(up);
|
|
|
|
if (retval)
|
|
|
|
goto out;
|
|
|
|
|
2017-05-02 07:45:42 +00:00
|
|
|
if (port->irq && !(up->port.flags & UPF_NO_THRE_TEST)) {
|
2015-06-27 13:19:00 +00:00
|
|
|
unsigned char iir1;
|
2020-08-17 02:26:46 +00:00
|
|
|
|
|
|
|
if (port->irqflags & IRQF_SHARED)
|
|
|
|
disable_irq_nosync(port->irq);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Test for UARTs that do not reassert THRE when the
|
|
|
|
* transmitter is idle and the interrupt has already
|
|
|
|
* been cleared. Real 16550s should always reassert
|
|
|
|
* this interrupt whenever the transmitter is idle and
|
|
|
|
* the interrupt is enabled. Delays are necessary to
|
|
|
|
* allow register changes to become visible.
|
2023-05-25 09:31:52 +00:00
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
wait_for_xmitr(up, UART_LSR_THRE);
|
|
|
|
serial_port_out_sync(port, UART_IER, UART_IER_THRI);
|
|
|
|
udelay(1); /* allow THRE to set */
|
|
|
|
iir1 = serial_port_in(port, UART_IIR);
|
|
|
|
serial_port_out(port, UART_IER, 0);
|
|
|
|
serial_port_out_sync(port, UART_IER, UART_IER_THRI);
|
|
|
|
udelay(1); /* allow a working UART time to re-assert THRE */
|
|
|
|
iir = serial_port_in(port, UART_IIR);
|
|
|
|
serial_port_out(port, UART_IER, 0);
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2020-08-17 02:26:46 +00:00
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
if (port->irqflags & IRQF_SHARED)
|
|
|
|
enable_irq(port->irq);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If the interrupt is not reasserted, or we otherwise
|
|
|
|
* don't trust the iir, setup a timer to kick the UART
|
|
|
|
* on a regular basis.
|
|
|
|
*/
|
|
|
|
if ((!(iir1 & UART_IIR_NO_INT) && (iir & UART_IIR_NO_INT)) ||
|
|
|
|
up->port.flags & UPF_BUG_THRE) {
|
|
|
|
up->bugs |= UART_BUG_THRE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-22 07:00:05 +00:00
|
|
|
up->ops->setup_timer(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now, initialize the UART
|
|
|
|
*/
|
|
|
|
serial_port_out(port, UART_LCR, UART_LCR_WLEN8);
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
if (up->port.flags & UPF_FOURPORT) {
|
|
|
|
if (!up->port.irq)
|
|
|
|
up->port.mctrl |= TIOCM_OUT1;
|
|
|
|
} else
|
|
|
|
/*
|
|
|
|
* Most PC uarts need OUT2 raised to enable interrupts.
|
|
|
|
*/
|
|
|
|
if (port->irq)
|
|
|
|
up->port.mctrl |= TIOCM_OUT2;
|
|
|
|
|
|
|
|
serial8250_set_mctrl(port, port->mctrl);
|
|
|
|
|
2016-01-14 15:08:13 +00:00
|
|
|
/*
|
|
|
|
* Serial over Lan (SoL) hack:
|
|
|
|
* Intel 8257x Gigabit ethernet chips have a 16550 emulation, to be
|
|
|
|
* used for Serial Over Lan. Those chips take a longer time than a
|
|
|
|
* normal serial device to signalize that a transmission data was
|
|
|
|
* queued. Due to that, the above test generally fails. One solution
|
|
|
|
* would be to delay the reading of iir. However, this is not
|
|
|
|
* reliable, since the timeout is variable. So, let's just don't
|
|
|
|
* test if we receive TX irq. This way, we'll never enable
|
|
|
|
* UART_BUG_TXEN.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2017-07-25 17:39:58 +00:00
|
|
|
if (up->port.quirks & UPQ_NO_TXEN_TEST)
|
2015-06-27 13:19:00 +00:00
|
|
|
goto dont_test_tx_en;
|
|
|
|
|
|
|
|
/*
|
2016-01-14 15:08:13 +00:00
|
|
|
* Do a quick test to see if we receive an interrupt when we enable
|
|
|
|
* the TX irq.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
serial_port_out(port, UART_IER, UART_IER_THRI);
|
|
|
|
lsr = serial_port_in(port, UART_LSR);
|
|
|
|
iir = serial_port_in(port, UART_IIR);
|
|
|
|
serial_port_out(port, UART_IER, 0);
|
|
|
|
|
|
|
|
if (lsr & UART_LSR_TEMT && iir & UART_IIR_NO_INT) {
|
|
|
|
if (!(up->bugs & UART_BUG_TXEN)) {
|
|
|
|
up->bugs |= UART_BUG_TXEN;
|
2020-02-17 11:40:14 +00:00
|
|
|
dev_dbg(port->dev, "enabling bad tx status workarounds\n");
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
up->bugs &= ~UART_BUG_TXEN;
|
|
|
|
}
|
|
|
|
|
|
|
|
dont_test_tx_en:
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear the interrupt registers again for luck, and clear the
|
|
|
|
* saved flags to avoid getting false values from polling
|
|
|
|
* routines or the previous session.
|
|
|
|
*/
|
|
|
|
serial_port_in(port, UART_LSR);
|
|
|
|
serial_port_in(port, UART_RX);
|
|
|
|
serial_port_in(port, UART_IIR);
|
|
|
|
serial_port_in(port, UART_MSR);
|
|
|
|
up->lsr_saved_flags = 0;
|
|
|
|
up->msr_saved_flags = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Request DMA channels for both RX and TX.
|
|
|
|
*/
|
|
|
|
if (up->dma) {
|
2020-02-17 11:40:16 +00:00
|
|
|
const char *msg = NULL;
|
|
|
|
|
|
|
|
if (uart_console(port))
|
|
|
|
msg = "forbid DMA for kernel console";
|
|
|
|
else if (serial8250_request_dma(up))
|
|
|
|
msg = "failed to request DMA";
|
|
|
|
if (msg) {
|
|
|
|
dev_warn_ratelimited(port->dev, "%s\n", msg);
|
2015-06-27 13:19:00 +00:00
|
|
|
up->dma = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2015-07-13 01:11:31 +00:00
|
|
|
* Set the IER shadow for rx interrupts but defer actual interrupt
|
|
|
|
* enable until after the FIFOs are enabled; otherwise, an already-
|
|
|
|
* active sender can swamp the interrupt handler with "too much work".
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
up->ier = UART_IER_RLSI | UART_IER_RDI;
|
|
|
|
|
|
|
|
if (port->flags & UPF_FOURPORT) {
|
|
|
|
unsigned int icp;
|
|
|
|
/*
|
|
|
|
* Enable interrupts on the AST Fourport board
|
|
|
|
*/
|
|
|
|
icp = (port->iobase & 0xfe0) | 0x01f;
|
|
|
|
outb_p(0x80, icp);
|
|
|
|
inb_p(icp);
|
|
|
|
}
|
|
|
|
retval = 0;
|
|
|
|
out:
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_startup);
|
|
|
|
|
|
|
|
static int serial8250_startup(struct uart_port *port)
|
|
|
|
{
|
|
|
|
if (port->startup)
|
|
|
|
return port->startup(port);
|
|
|
|
return serial8250_do_startup(port);
|
|
|
|
}
|
|
|
|
|
|
|
|
void serial8250_do_shutdown(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
serial8250_rpm_get(up);
|
|
|
|
/*
|
|
|
|
* Disable interrupts from this port
|
2023-05-25 09:31:59 +00:00
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
up->ier = 0;
|
|
|
|
serial_port_out(port, UART_IER, 0);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2016-01-10 22:39:35 +00:00
|
|
|
|
|
|
|
synchronize_irq(port->irq);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (up->dma)
|
|
|
|
serial8250_release_dma(up);
|
|
|
|
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
if (port->flags & UPF_FOURPORT) {
|
|
|
|
/* reset interrupts on the AST Fourport board */
|
|
|
|
inb((port->iobase & 0xfe0) | 0x1f);
|
|
|
|
port->mctrl |= TIOCM_OUT1;
|
|
|
|
} else
|
|
|
|
port->mctrl &= ~TIOCM_OUT2;
|
|
|
|
|
|
|
|
serial8250_set_mctrl(port, port->mctrl);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable break condition and FIFOs
|
|
|
|
*/
|
|
|
|
serial_port_out(port, UART_LCR,
|
|
|
|
serial_port_in(port, UART_LCR) & ~UART_LCR_SBC);
|
|
|
|
serial8250_clear_fifos(up);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SERIAL_8250_RSA
|
|
|
|
/*
|
|
|
|
* Reset the RSA board back to 115kbps compat mode.
|
|
|
|
*/
|
|
|
|
disable_rsa(up);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read data port to reset things, and then unlink from
|
|
|
|
* the IRQ chain.
|
|
|
|
*/
|
|
|
|
serial_port_in(port, UART_RX);
|
|
|
|
serial8250_rpm_put(up);
|
|
|
|
|
|
|
|
up->ops->release_irq(up);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_shutdown);
|
|
|
|
|
|
|
|
static void serial8250_shutdown(struct uart_port *port)
|
|
|
|
{
|
|
|
|
if (port->shutdown)
|
|
|
|
port->shutdown(port);
|
|
|
|
else
|
|
|
|
serial8250_do_shutdown(port);
|
|
|
|
}
|
|
|
|
|
2018-07-12 01:57:00 +00:00
|
|
|
static unsigned int serial8250_do_get_divisor(struct uart_port *port,
|
|
|
|
unsigned int baud,
|
|
|
|
unsigned int *frac)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
2021-06-10 18:38:39 +00:00
|
|
|
upf_t magic_multiplier = port->flags & UPF_MAGIC_MULTIPLIER;
|
2018-07-04 09:00:40 +00:00
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
unsigned int quot;
|
|
|
|
|
|
|
|
/*
|
serial: 8250: Document SMSC Super I/O UART peculiarities
Contrary to what SMSC documentation says and unlike NS16C550A UARTs the
SMSC Super I/O IC claims compatibility with the SMSC UART implementation
does not support dividing the internal PLL clock by any divisor from 1
to 65535[1], with the exception of two magic divisors of 32769 and 32770
used respectively to select the high-speed data rates of 460800bps and
230400bps[2] if enabled on a port-by-port basis in with the Serial Port
Mode Register in the Device Configuration Space[3][4].
Instead empirical evidence indicates that the divisor, as stored in the
DLL and DLM register pair, has the range of 1 to 32767 only, and bit 7
of the DLM register (bit 15 of the divisor) effectively serves as a
selection bit for the prescaler from the base frequency of 7.3728MHz,
either 4 if the bit is 0, or 1 if the bit is 1 and high-speed operation
has been enabled with the Serial Port Mode Register.
So if high-speed operation has not been enabled, then say the values of
1 and 32769 (0x8001) written into the combined DLL and DLM register pair
both select the divisor of 1 and the baud rate of 115200bps.
[1] "FDC37M81x, PC98/99 Compliant Enhanced Super I/O Controller with
Keyboard/Mouse Wake-Up", Standard Microsystems Corporation, Rev.
03/27/2000, Section "Programmable Baud Rate Generator (and Divisor
Latches DLH, DLL)", p. 75
[2] same, Table 31 - "Baud Rates", p. 77
[3] same, Table 60 - "Serial Port 1, Logical Device 4 [Logical Device
Number = 0x04]", p. 153
[4] same, Table 61 - "Serial Port 2, Logical Device 5 [Logical Device
Number = 0x05]", p. 153
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2106092330530.5469@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-10 18:38:28 +00:00
|
|
|
* Handle magic divisors for baud rates above baud_base on SMSC
|
|
|
|
* Super I/O chips. We clamp custom rates from clk/6 and clk/12
|
|
|
|
* up to clk/4 (0x8001) and clk/8 (0x8002) respectively. These
|
|
|
|
* magic divisors actually reprogram the baud rate generator's
|
|
|
|
* reference clock derived from chips's 14.318MHz clock input.
|
2015-06-27 13:19:00 +00:00
|
|
|
*
|
serial: 8250: Document SMSC Super I/O UART peculiarities
Contrary to what SMSC documentation says and unlike NS16C550A UARTs the
SMSC Super I/O IC claims compatibility with the SMSC UART implementation
does not support dividing the internal PLL clock by any divisor from 1
to 65535[1], with the exception of two magic divisors of 32769 and 32770
used respectively to select the high-speed data rates of 460800bps and
230400bps[2] if enabled on a port-by-port basis in with the Serial Port
Mode Register in the Device Configuration Space[3][4].
Instead empirical evidence indicates that the divisor, as stored in the
DLL and DLM register pair, has the range of 1 to 32767 only, and bit 7
of the DLM register (bit 15 of the divisor) effectively serves as a
selection bit for the prescaler from the base frequency of 7.3728MHz,
either 4 if the bit is 0, or 1 if the bit is 1 and high-speed operation
has been enabled with the Serial Port Mode Register.
So if high-speed operation has not been enabled, then say the values of
1 and 32769 (0x8001) written into the combined DLL and DLM register pair
both select the divisor of 1 and the baud rate of 115200bps.
[1] "FDC37M81x, PC98/99 Compliant Enhanced Super I/O Controller with
Keyboard/Mouse Wake-Up", Standard Microsystems Corporation, Rev.
03/27/2000, Section "Programmable Baud Rate Generator (and Divisor
Latches DLH, DLL)", p. 75
[2] same, Table 31 - "Baud Rates", p. 77
[3] same, Table 60 - "Serial Port 1, Logical Device 4 [Logical Device
Number = 0x04]", p. 153
[4] same, Table 61 - "Serial Port 2, Logical Device 5 [Logical Device
Number = 0x05]", p. 153
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2106092330530.5469@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-10 18:38:28 +00:00
|
|
|
* Documentation claims that with these magic divisors the base
|
|
|
|
* frequencies of 7.3728MHz and 3.6864MHz are used respectively
|
|
|
|
* for the extra baud rates of 460800bps and 230400bps rather
|
|
|
|
* than the usual base frequency of 1.8462MHz. However empirical
|
|
|
|
* evidence contradicts that.
|
|
|
|
*
|
|
|
|
* Instead bit 7 of the DLM register (bit 15 of the divisor) is
|
|
|
|
* effectively used as a clock prescaler selection bit for the
|
|
|
|
* base frequency of 7.3728MHz, always used. If set to 0, then
|
|
|
|
* the base frequency is divided by 4 for use by the Baud Rate
|
|
|
|
* Generator, for the usual arrangement where the value of 1 of
|
|
|
|
* the divisor produces the baud rate of 115200bps. Conversely,
|
|
|
|
* if set to 1 and high-speed operation has been enabled with the
|
|
|
|
* Serial Port Mode Register in the Device Configuration Space,
|
|
|
|
* then the base frequency is supplied directly to the Baud Rate
|
|
|
|
* Generator, so for the divisor values of 0x8001, 0x8002, 0x8003,
|
|
|
|
* 0x8004, etc. the respective baud rates produced are 460800bps,
|
|
|
|
* 230400bps, 153600bps, 115200bps, etc.
|
|
|
|
*
|
|
|
|
* In all cases only low 15 bits of the divisor are used to divide
|
|
|
|
* the baud base and therefore 32767 is the maximum divisor value
|
|
|
|
* possible, even though documentation says that the programmable
|
|
|
|
* Baud Rate Generator is capable of dividing the internal PLL
|
|
|
|
* clock by any divisor from 1 to 65535.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2021-06-10 18:38:39 +00:00
|
|
|
if (magic_multiplier && baud >= port->uartclk / 6)
|
2015-06-27 13:19:00 +00:00
|
|
|
quot = 0x8001;
|
2021-06-10 18:38:39 +00:00
|
|
|
else if (magic_multiplier && baud >= port->uartclk / 12)
|
2015-06-27 13:19:00 +00:00
|
|
|
quot = 0x8002;
|
|
|
|
else
|
|
|
|
quot = uart_get_divisor(port, baud);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Oxford Semi 952 rev B workaround
|
|
|
|
*/
|
|
|
|
if (up->bugs & UART_BUG_QUOT && (quot & 0xff) == 0)
|
|
|
|
quot++;
|
|
|
|
|
|
|
|
return quot;
|
|
|
|
}
|
|
|
|
|
2018-07-12 01:57:00 +00:00
|
|
|
static unsigned int serial8250_get_divisor(struct uart_port *port,
|
|
|
|
unsigned int baud,
|
|
|
|
unsigned int *frac)
|
|
|
|
{
|
|
|
|
if (port->get_divisor)
|
|
|
|
return port->get_divisor(port, baud, frac);
|
|
|
|
|
|
|
|
return serial8250_do_get_divisor(port, baud, frac);
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
static unsigned char serial8250_compute_lcr(struct uart_8250_port *up,
|
|
|
|
tcflag_t c_cflag)
|
|
|
|
{
|
|
|
|
unsigned char cval;
|
|
|
|
|
2022-02-24 09:55:55 +00:00
|
|
|
cval = UART_LCR_WLEN(tty_get_char_size(c_cflag));
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (c_cflag & CSTOPB)
|
|
|
|
cval |= UART_LCR_STOP;
|
Revert "8250: add support for ASIX devices with a FIFO bug"
This reverts commit eb26dfe8aa7eeb5a5aa0b7574550125f8aa4c3b3.
Commit eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO
bug") merged on Jul 13, 2012 adds a quirk for PCI_VENDOR_ID_ASIX
(0x9710). But that ID is the same as PCI_VENDOR_ID_NETMOS defined in
1f8b061050c7 ("[PATCH] Netmos parallel/serial/combo support") merged
on Mar 28, 2005. In pci_serial_quirks array, the NetMos entry always
takes precedence over the ASIX entry even since it was initially
merged, code in that commit is always unreachable.
In my tests, adding the FIFO workaround to pci_netmos_init() makes no
difference, and the vendor driver also does not have such workaround.
Given that the code was never used for over a decade, it's safe to
revert it.
Also, the real PCI_VENDOR_ID_ASIX should be 0x125b, which is used on
their newer AX99100 PCIe serial controllers released on 2016. The FIFO
workaround should not be intended for these newer controllers, and it
was never implemented in vendor driver.
Fixes: eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO bug")
Cc: stable <stable@kernel.org>
Signed-off-by: Jiaqing Zhao <jiaqing.zhao@linux.intel.com>
Reviewed-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20230619155743.827859-1-jiaqing.zhao@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2023-06-19 15:57:44 +00:00
|
|
|
if (c_cflag & PARENB)
|
2015-06-27 13:19:00 +00:00
|
|
|
cval |= UART_LCR_PARITY;
|
|
|
|
if (!(c_cflag & PARODD))
|
|
|
|
cval |= UART_LCR_EPAR;
|
|
|
|
if (c_cflag & CMSPAR)
|
|
|
|
cval |= UART_LCR_SPAR;
|
|
|
|
|
|
|
|
return cval;
|
|
|
|
}
|
|
|
|
|
2018-07-12 01:58:14 +00:00
|
|
|
void serial8250_do_set_divisor(struct uart_port *port, unsigned int baud,
|
2024-08-05 10:20:37 +00:00
|
|
|
unsigned int quot)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
/* Workaround to enable 115200 baud on OMAP1510 internal ports */
|
|
|
|
if (is_omap1510_8250(up)) {
|
|
|
|
if (baud == 115200) {
|
|
|
|
quot = 1;
|
|
|
|
serial_port_out(port, UART_OMAP_OSC_12M_SEL, 1);
|
|
|
|
} else
|
|
|
|
serial_port_out(port, UART_OMAP_OSC_12M_SEL, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For NatSemi, switch to bank 2 not bank 1, to avoid resetting EXCR2,
|
|
|
|
* otherwise just set DLAB
|
|
|
|
*/
|
|
|
|
if (up->capabilities & UART_NATSEMI)
|
|
|
|
serial_port_out(port, UART_LCR, 0xe0);
|
|
|
|
else
|
|
|
|
serial_port_out(port, UART_LCR, up->lcr | UART_LCR_DLAB);
|
|
|
|
|
|
|
|
serial_dl_write(up, quot);
|
|
|
|
}
|
2018-07-12 01:58:14 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_set_divisor);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2018-07-12 01:57:00 +00:00
|
|
|
static void serial8250_set_divisor(struct uart_port *port, unsigned int baud,
|
|
|
|
unsigned int quot, unsigned int quot_frac)
|
|
|
|
{
|
|
|
|
if (port->set_divisor)
|
|
|
|
port->set_divisor(port, baud, quot, quot_frac);
|
|
|
|
else
|
2024-08-05 10:20:37 +00:00
|
|
|
serial8250_do_set_divisor(port, baud, quot);
|
2018-07-12 01:57:00 +00:00
|
|
|
}
|
|
|
|
|
2016-01-14 15:08:23 +00:00
|
|
|
static unsigned int serial8250_get_baud_rate(struct uart_port *port,
|
|
|
|
struct ktermios *termios,
|
2022-08-16 11:57:37 +00:00
|
|
|
const struct ktermios *old)
|
2015-09-25 19:36:10 +00:00
|
|
|
{
|
2020-05-06 23:31:32 +00:00
|
|
|
unsigned int tolerance = port->uartclk / 100;
|
serial: 8250: Actually allow UPF_MAGIC_MULTIPLIER baud rates
Support for magic baud rate divisors of 32770 and 32769 used with SMSC
Super I/O chips for extra baud rates of 230400 and 460800 respectively
where base rate is 115200[1] has been added around Linux 2.5.64, which
predates our repo history, but the origin could be identified as commit
2a717aad772f ("Merge with Linux 2.5.64.") with the old MIPS/Linux repo
also at: <git://git.kernel.org/pub/scm/linux/kernel/git/ralf/linux.git>.
Code that is now in `serial8250_do_get_divisor' was added back then to
`serial8250_get_divisor', but that code would only ever trigger if one
of the higher baud rates was actually requested, and that cannot ever
happen, because the earlier call to `serial8250_get_baud_rate' never
returns them. This is because it calls `uart_get_baud_rate' with the
maximum requested being the base rate, that is clk/16 or 115200 for SMSC
chips at their nominal clock rate.
Fix it then and allow UPF_MAGIC_MULTIPLIER baud rates to be selected, by
requesting the maximum baud rate of clk/4 rather than clk/16 if the flag
has been set. Also correct the minimum baud rate, observing that these
ports only support actual (non-magic) divisors of up to 32767 only.
References:
[1] "FDC37M81x, PC98/99 Compliant Enhanced Super I/O Controller with
Keyboard/Mouse Wake-Up", Standard Microsystems Corporation, Rev.
03/27/2000, Table 31 - "Baud Rates", p. 77
Fixes: 1da177e4c3f4 ("Linux-2.6.12-rc2")
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2105190412280.29169@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-10 18:38:34 +00:00
|
|
|
unsigned int min;
|
|
|
|
unsigned int max;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Handle magic divisors for baud rates above baud_base on SMSC
|
|
|
|
* Super I/O chips. Enable custom rates of clk/4 and clk/8, but
|
|
|
|
* disable divisor values beyond 32767, which are unavailable.
|
|
|
|
*/
|
|
|
|
if (port->flags & UPF_MAGIC_MULTIPLIER) {
|
|
|
|
min = port->uartclk / 16 / UART_DIV_MAX >> 1;
|
|
|
|
max = (port->uartclk + tolerance) / 4;
|
|
|
|
} else {
|
|
|
|
min = port->uartclk / 16 / UART_DIV_MAX;
|
|
|
|
max = (port->uartclk + tolerance) / 16;
|
|
|
|
}
|
2020-05-06 23:31:32 +00:00
|
|
|
|
2015-09-25 19:36:10 +00:00
|
|
|
/*
|
|
|
|
* Ask the core to calculate the divisor for us.
|
|
|
|
* Allow 1% tolerance at the upper limit so uart clks marginally
|
|
|
|
* slower than nominal still match standard baud rates without
|
|
|
|
* causing transmission errors.
|
|
|
|
*/
|
serial: 8250: Actually allow UPF_MAGIC_MULTIPLIER baud rates
Support for magic baud rate divisors of 32770 and 32769 used with SMSC
Super I/O chips for extra baud rates of 230400 and 460800 respectively
where base rate is 115200[1] has been added around Linux 2.5.64, which
predates our repo history, but the origin could be identified as commit
2a717aad772f ("Merge with Linux 2.5.64.") with the old MIPS/Linux repo
also at: <git://git.kernel.org/pub/scm/linux/kernel/git/ralf/linux.git>.
Code that is now in `serial8250_do_get_divisor' was added back then to
`serial8250_get_divisor', but that code would only ever trigger if one
of the higher baud rates was actually requested, and that cannot ever
happen, because the earlier call to `serial8250_get_baud_rate' never
returns them. This is because it calls `uart_get_baud_rate' with the
maximum requested being the base rate, that is clk/16 or 115200 for SMSC
chips at their nominal clock rate.
Fix it then and allow UPF_MAGIC_MULTIPLIER baud rates to be selected, by
requesting the maximum baud rate of clk/4 rather than clk/16 if the flag
has been set. Also correct the minimum baud rate, observing that these
ports only support actual (non-magic) divisors of up to 32767 only.
References:
[1] "FDC37M81x, PC98/99 Compliant Enhanced Super I/O Controller with
Keyboard/Mouse Wake-Up", Standard Microsystems Corporation, Rev.
03/27/2000, Table 31 - "Baud Rates", p. 77
Fixes: 1da177e4c3f4 ("Linux-2.6.12-rc2")
Signed-off-by: Maciej W. Rozycki <macro@orcam.me.uk>
Link: https://lore.kernel.org/r/alpine.DEB.2.21.2105190412280.29169@angie.orcam.me.uk
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2021-06-10 18:38:34 +00:00
|
|
|
return uart_get_baud_rate(port, termios, old, min, max);
|
2015-09-25 19:36:10 +00:00
|
|
|
}
|
|
|
|
|
2020-07-23 00:33:54 +00:00
|
|
|
/*
|
|
|
|
* Note in order to avoid the tty port mutex deadlock don't use the next method
|
|
|
|
* within the uart port callbacks. Primarily it's supposed to be utilized to
|
|
|
|
* handle a sudden reference clock rate change.
|
|
|
|
*/
|
|
|
|
void serial8250_update_uartclk(struct uart_port *port, unsigned int uartclk)
|
|
|
|
{
|
2021-10-15 11:14:20 +00:00
|
|
|
struct tty_port *tport = &port->state->port;
|
|
|
|
struct tty_struct *tty;
|
2020-07-23 00:33:54 +00:00
|
|
|
|
2021-10-15 11:14:20 +00:00
|
|
|
tty = tty_port_tty_get(tport);
|
|
|
|
if (!tty) {
|
|
|
|
mutex_lock(&tport->mutex);
|
|
|
|
port->uartclk = uartclk;
|
|
|
|
mutex_unlock(&tport->mutex);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
down_write(&tty->termios_rwsem);
|
|
|
|
mutex_lock(&tport->mutex);
|
2020-07-23 00:33:54 +00:00
|
|
|
|
|
|
|
if (port->uartclk == uartclk)
|
2021-10-15 11:14:21 +00:00
|
|
|
goto out_unlock;
|
2020-07-23 00:33:54 +00:00
|
|
|
|
|
|
|
port->uartclk = uartclk;
|
2020-09-23 16:19:49 +00:00
|
|
|
|
2021-10-15 11:14:20 +00:00
|
|
|
if (!tty_port_initialized(tport))
|
2021-10-15 11:14:21 +00:00
|
|
|
goto out_unlock;
|
2020-09-23 16:19:49 +00:00
|
|
|
|
2024-02-22 14:50:56 +00:00
|
|
|
serial8250_do_set_termios(port, &tty->termios, NULL);
|
2020-07-23 00:33:54 +00:00
|
|
|
|
2021-10-15 11:14:21 +00:00
|
|
|
out_unlock:
|
2021-10-15 11:14:20 +00:00
|
|
|
mutex_unlock(&tport->mutex);
|
|
|
|
up_write(&tty->termios_rwsem);
|
|
|
|
tty_kref_put(tty);
|
2020-07-23 00:33:54 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_update_uartclk);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
void
|
|
|
|
serial8250_do_set_termios(struct uart_port *port, struct ktermios *termios,
|
2022-08-16 11:57:37 +00:00
|
|
|
const struct ktermios *old)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
unsigned char cval;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int baud, quot, frac = 0;
|
|
|
|
|
2017-05-19 15:07:23 +00:00
|
|
|
if (up->capabilities & UART_CAP_MINI) {
|
|
|
|
termios->c_cflag &= ~(CSTOPB | PARENB | PARODD | CMSPAR);
|
|
|
|
if ((termios->c_cflag & CSIZE) == CS5 ||
|
|
|
|
(termios->c_cflag & CSIZE) == CS6)
|
|
|
|
termios->c_cflag = (termios->c_cflag & ~CSIZE) | CS7;
|
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
cval = serial8250_compute_lcr(up, termios->c_cflag);
|
|
|
|
|
2015-09-25 19:36:10 +00:00
|
|
|
baud = serial8250_get_baud_rate(port, termios, old);
|
2018-07-04 09:00:40 +00:00
|
|
|
quot = serial8250_get_divisor(port, baud, &frac);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Ok, we're now changing the port state. Do it with
|
|
|
|
* interrupts disabled.
|
2023-05-25 09:31:59 +00:00
|
|
|
*
|
|
|
|
* Synchronize UART_IER access against the console.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
serial8250_rpm_get(up);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
up->lcr = cval; /* Save computed LCR */
|
|
|
|
|
|
|
|
if (up->capabilities & UART_CAP_FIFO && port->fifosize > 1) {
|
Revert "8250: add support for ASIX devices with a FIFO bug"
This reverts commit eb26dfe8aa7eeb5a5aa0b7574550125f8aa4c3b3.
Commit eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO
bug") merged on Jul 13, 2012 adds a quirk for PCI_VENDOR_ID_ASIX
(0x9710). But that ID is the same as PCI_VENDOR_ID_NETMOS defined in
1f8b061050c7 ("[PATCH] Netmos parallel/serial/combo support") merged
on Mar 28, 2005. In pci_serial_quirks array, the NetMos entry always
takes precedence over the ASIX entry even since it was initially
merged, code in that commit is always unreachable.
In my tests, adding the FIFO workaround to pci_netmos_init() makes no
difference, and the vendor driver also does not have such workaround.
Given that the code was never used for over a decade, it's safe to
revert it.
Also, the real PCI_VENDOR_ID_ASIX should be 0x125b, which is used on
their newer AX99100 PCIe serial controllers released on 2016. The FIFO
workaround should not be intended for these newer controllers, and it
was never implemented in vendor driver.
Fixes: eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO bug")
Cc: stable <stable@kernel.org>
Signed-off-by: Jiaqing Zhao <jiaqing.zhao@linux.intel.com>
Reviewed-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20230619155743.827859-1-jiaqing.zhao@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2023-06-19 15:57:44 +00:00
|
|
|
if (baud < 2400 && !up->dma) {
|
2015-06-27 13:19:00 +00:00
|
|
|
up->fcr &= ~UART_FCR_TRIGGER_MASK;
|
|
|
|
up->fcr |= UART_FCR_TRIGGER_1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* MCR-based auto flow control. When AFE is enabled, RTS will be
|
|
|
|
* deasserted when the receive FIFO contains more characters than
|
2016-08-17 16:20:26 +00:00
|
|
|
* the trigger, or the MCR RTS bit is cleared.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
2016-08-17 16:20:26 +00:00
|
|
|
if (up->capabilities & UART_CAP_AFE) {
|
2015-06-27 13:19:00 +00:00
|
|
|
up->mcr &= ~UART_MCR_AFE;
|
|
|
|
if (termios->c_cflag & CRTSCTS)
|
|
|
|
up->mcr |= UART_MCR_AFE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Update the per-port timeout.
|
|
|
|
*/
|
|
|
|
uart_update_timeout(port, termios->c_cflag, baud);
|
|
|
|
|
|
|
|
port->read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
|
|
|
|
if (termios->c_iflag & INPCK)
|
|
|
|
port->read_status_mask |= UART_LSR_FE | UART_LSR_PE;
|
|
|
|
if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
|
|
|
|
port->read_status_mask |= UART_LSR_BI;
|
|
|
|
|
|
|
|
/*
|
2022-06-29 09:44:11 +00:00
|
|
|
* Characters to ignore
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
port->ignore_status_mask = 0;
|
|
|
|
if (termios->c_iflag & IGNPAR)
|
|
|
|
port->ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
|
|
|
|
if (termios->c_iflag & IGNBRK) {
|
|
|
|
port->ignore_status_mask |= UART_LSR_BI;
|
|
|
|
/*
|
|
|
|
* If we're ignoring parity and break indicators,
|
|
|
|
* ignore overruns too (for real raw support).
|
|
|
|
*/
|
|
|
|
if (termios->c_iflag & IGNPAR)
|
|
|
|
port->ignore_status_mask |= UART_LSR_OE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ignore all characters if CREAD is not set
|
|
|
|
*/
|
|
|
|
if ((termios->c_cflag & CREAD) == 0)
|
|
|
|
port->ignore_status_mask |= UART_LSR_DR;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CTS flow control flag and modem status interrupts
|
|
|
|
*/
|
|
|
|
up->ier &= ~UART_IER_MSI;
|
|
|
|
if (!(up->bugs & UART_BUG_NOMSR) &&
|
|
|
|
UART_ENABLE_MS(&up->port, termios->c_cflag))
|
|
|
|
up->ier |= UART_IER_MSI;
|
|
|
|
if (up->capabilities & UART_CAP_UUE)
|
|
|
|
up->ier |= UART_IER_UUE;
|
|
|
|
if (up->capabilities & UART_CAP_RTOIE)
|
|
|
|
up->ier |= UART_IER_RTOIE;
|
|
|
|
|
|
|
|
serial_port_out(port, UART_IER, up->ier);
|
|
|
|
|
|
|
|
if (up->capabilities & UART_CAP_EFR) {
|
|
|
|
unsigned char efr = 0;
|
|
|
|
/*
|
|
|
|
* TI16C752/Startech hardware flow control. FIXME:
|
|
|
|
* - TI16C752 requires control thresholds to be set.
|
|
|
|
* - UART_MCR_RTS is ineffective if auto-RTS mode is enabled.
|
|
|
|
*/
|
|
|
|
if (termios->c_cflag & CRTSCTS)
|
|
|
|
efr |= UART_EFR_CTS;
|
|
|
|
|
|
|
|
serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
|
|
|
|
if (port->flags & UPF_EXAR_EFR)
|
|
|
|
serial_port_out(port, UART_XR_EFR, efr);
|
|
|
|
else
|
|
|
|
serial_port_out(port, UART_EFR, efr);
|
|
|
|
}
|
|
|
|
|
|
|
|
serial8250_set_divisor(port, baud, quot, frac);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* LCR DLAB must be set to enable 64-byte FIFO mode. If the FCR
|
|
|
|
* is written without DLAB set, this mode will be disabled.
|
|
|
|
*/
|
|
|
|
if (port->type == PORT_16750)
|
|
|
|
serial_port_out(port, UART_FCR, up->fcr);
|
|
|
|
|
|
|
|
serial_port_out(port, UART_LCR, up->lcr); /* reset DLAB */
|
|
|
|
if (port->type != PORT_16750) {
|
|
|
|
/* emulated UARTs (Lucent Venus 167x) need two steps */
|
|
|
|
if (up->fcr & UART_FCR_ENABLE_FIFO)
|
|
|
|
serial_port_out(port, UART_FCR, UART_FCR_ENABLE_FIFO);
|
|
|
|
serial_port_out(port, UART_FCR, up->fcr); /* set fcr */
|
|
|
|
}
|
|
|
|
serial8250_set_mctrl(port, port->mctrl);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_rpm_put(up);
|
|
|
|
|
|
|
|
/* Don't rewrite B0 */
|
|
|
|
if (tty_termios_baud_rate(termios))
|
|
|
|
tty_termios_encode_baud_rate(termios, baud, baud);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(serial8250_do_set_termios);
|
|
|
|
|
|
|
|
static void
|
|
|
|
serial8250_set_termios(struct uart_port *port, struct ktermios *termios,
|
2022-08-16 11:57:37 +00:00
|
|
|
const struct ktermios *old)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
if (port->set_termios)
|
|
|
|
port->set_termios(port, termios, old);
|
|
|
|
else
|
|
|
|
serial8250_do_set_termios(port, termios, old);
|
|
|
|
}
|
|
|
|
|
2016-11-10 18:07:55 +00:00
|
|
|
void serial8250_do_set_ldisc(struct uart_port *port, struct ktermios *termios)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
if (termios->c_line == N_PPS) {
|
|
|
|
port->flags |= UPF_HARDPPS_CD;
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_enable_ms(port);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
} else {
|
|
|
|
port->flags &= ~UPF_HARDPPS_CD;
|
|
|
|
if (!UART_ENABLE_MS(port, termios->c_cflag)) {
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
serial8250_disable_ms(port);
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irq(port);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2016-11-10 18:07:55 +00:00
|
|
|
EXPORT_SYMBOL_GPL(serial8250_do_set_ldisc);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2016-11-10 18:07:55 +00:00
|
|
|
static void
|
|
|
|
serial8250_set_ldisc(struct uart_port *port, struct ktermios *termios)
|
|
|
|
{
|
|
|
|
if (port->set_ldisc)
|
|
|
|
port->set_ldisc(port, termios);
|
|
|
|
else
|
|
|
|
serial8250_do_set_ldisc(port, termios);
|
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
void serial8250_do_pm(struct uart_port *port, unsigned int state,
|
|
|
|
unsigned int oldstate)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *p = up_to_u8250p(port);
|
|
|
|
|
|
|
|
serial8250_set_sleep(p, state != 0);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(serial8250_do_pm);
|
|
|
|
|
|
|
|
static void
|
|
|
|
serial8250_pm(struct uart_port *port, unsigned int state,
|
|
|
|
unsigned int oldstate)
|
|
|
|
{
|
|
|
|
if (port->pm)
|
|
|
|
port->pm(port, state, oldstate);
|
|
|
|
else
|
|
|
|
serial8250_do_pm(port, state, oldstate);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int serial8250_port_size(struct uart_8250_port *pt)
|
|
|
|
{
|
|
|
|
if (pt->port.mapsize)
|
|
|
|
return pt->port.mapsize;
|
|
|
|
if (is_omap1_8250(pt))
|
|
|
|
return 0x16 << pt->port.regshift;
|
|
|
|
|
|
|
|
return 8 << pt->port.regshift;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Resource handling.
|
|
|
|
*/
|
|
|
|
static int serial8250_request_std_resource(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned int size = serial8250_port_size(up);
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
switch (port->iotype) {
|
|
|
|
case UPIO_AU:
|
|
|
|
case UPIO_TSI:
|
|
|
|
case UPIO_MEM32:
|
|
|
|
case UPIO_MEM32BE:
|
2015-10-28 03:46:05 +00:00
|
|
|
case UPIO_MEM16:
|
2015-06-27 13:19:00 +00:00
|
|
|
case UPIO_MEM:
|
2022-06-28 08:35:15 +00:00
|
|
|
if (!port->mapbase) {
|
|
|
|
ret = -EINVAL;
|
2015-06-27 13:19:00 +00:00
|
|
|
break;
|
2022-06-28 08:35:15 +00:00
|
|
|
}
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (!request_mem_region(port->mapbase, size, "serial")) {
|
|
|
|
ret = -EBUSY;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (port->flags & UPF_IOREMAP) {
|
2020-01-06 08:43:50 +00:00
|
|
|
port->membase = ioremap(port->mapbase, size);
|
2015-06-27 13:19:00 +00:00
|
|
|
if (!port->membase) {
|
|
|
|
release_mem_region(port->mapbase, size);
|
|
|
|
ret = -ENOMEM;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case UPIO_HUB6:
|
|
|
|
case UPIO_PORT:
|
|
|
|
if (!request_region(port->iobase, size, "serial"))
|
|
|
|
ret = -EBUSY;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_release_std_resource(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
unsigned int size = serial8250_port_size(up);
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
|
|
|
|
switch (port->iotype) {
|
|
|
|
case UPIO_AU:
|
|
|
|
case UPIO_TSI:
|
|
|
|
case UPIO_MEM32:
|
|
|
|
case UPIO_MEM32BE:
|
2015-10-28 03:46:05 +00:00
|
|
|
case UPIO_MEM16:
|
2015-06-27 13:19:00 +00:00
|
|
|
case UPIO_MEM:
|
|
|
|
if (!port->mapbase)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (port->flags & UPF_IOREMAP) {
|
|
|
|
iounmap(port->membase);
|
|
|
|
port->membase = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
release_mem_region(port->mapbase, size);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case UPIO_HUB6:
|
|
|
|
case UPIO_PORT:
|
|
|
|
release_region(port->iobase, size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_release_port(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
serial8250_release_std_resource(up);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int serial8250_request_port(struct uart_port *port)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
2015-09-27 14:25:56 +00:00
|
|
|
return serial8250_request_std_resource(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int fcr_get_rxtrig_bytes(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
const struct serial8250_config *conf_type = &uart_config[up->port.type];
|
|
|
|
unsigned char bytes;
|
|
|
|
|
|
|
|
bytes = conf_type->rxtrig_bytes[UART_FCR_R_TRIG_BITS(up->fcr)];
|
|
|
|
|
|
|
|
return bytes ? bytes : -EOPNOTSUPP;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bytes_to_fcr_rxtrig(struct uart_8250_port *up, unsigned char bytes)
|
|
|
|
{
|
|
|
|
const struct serial8250_config *conf_type = &uart_config[up->port.type];
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (!conf_type->rxtrig_bytes[UART_FCR_R_TRIG_BITS(UART_FCR_R_TRIG_00)])
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
for (i = 1; i < UART_FCR_R_TRIG_MAX_STATE; i++) {
|
|
|
|
if (bytes < conf_type->rxtrig_bytes[i])
|
|
|
|
/* Use the nearest lower value */
|
|
|
|
return (--i) << UART_FCR_R_TRIG_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return UART_FCR_R_TRIG_11;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int do_get_rxtrig(struct tty_port *port)
|
|
|
|
{
|
|
|
|
struct uart_state *state = container_of(port, struct uart_state, port);
|
|
|
|
struct uart_port *uport = state->uart_port;
|
2016-02-18 19:22:59 +00:00
|
|
|
struct uart_8250_port *up = up_to_u8250p(uport);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (!(up->capabilities & UART_CAP_FIFO) || uport->fifosize <= 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return fcr_get_rxtrig_bytes(up);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int do_serial8250_get_rxtrig(struct tty_port *port)
|
|
|
|
{
|
|
|
|
int rxtrig_bytes;
|
|
|
|
|
|
|
|
mutex_lock(&port->mutex);
|
|
|
|
rxtrig_bytes = do_get_rxtrig(port);
|
|
|
|
mutex_unlock(&port->mutex);
|
|
|
|
|
|
|
|
return rxtrig_bytes;
|
|
|
|
}
|
|
|
|
|
2020-02-17 11:40:13 +00:00
|
|
|
static ssize_t rx_trig_bytes_show(struct device *dev,
|
2015-06-27 13:19:00 +00:00
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
|
|
|
struct tty_port *port = dev_get_drvdata(dev);
|
|
|
|
int rxtrig_bytes;
|
|
|
|
|
|
|
|
rxtrig_bytes = do_serial8250_get_rxtrig(port);
|
|
|
|
if (rxtrig_bytes < 0)
|
|
|
|
return rxtrig_bytes;
|
|
|
|
|
2021-11-04 11:47:54 +00:00
|
|
|
return sysfs_emit(buf, "%d\n", rxtrig_bytes);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int do_set_rxtrig(struct tty_port *port, unsigned char bytes)
|
|
|
|
{
|
|
|
|
struct uart_state *state = container_of(port, struct uart_state, port);
|
|
|
|
struct uart_port *uport = state->uart_port;
|
2016-02-18 19:22:59 +00:00
|
|
|
struct uart_8250_port *up = up_to_u8250p(uport);
|
2015-06-27 13:19:00 +00:00
|
|
|
int rxtrig;
|
|
|
|
|
Revert "8250: add support for ASIX devices with a FIFO bug"
This reverts commit eb26dfe8aa7eeb5a5aa0b7574550125f8aa4c3b3.
Commit eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO
bug") merged on Jul 13, 2012 adds a quirk for PCI_VENDOR_ID_ASIX
(0x9710). But that ID is the same as PCI_VENDOR_ID_NETMOS defined in
1f8b061050c7 ("[PATCH] Netmos parallel/serial/combo support") merged
on Mar 28, 2005. In pci_serial_quirks array, the NetMos entry always
takes precedence over the ASIX entry even since it was initially
merged, code in that commit is always unreachable.
In my tests, adding the FIFO workaround to pci_netmos_init() makes no
difference, and the vendor driver also does not have such workaround.
Given that the code was never used for over a decade, it's safe to
revert it.
Also, the real PCI_VENDOR_ID_ASIX should be 0x125b, which is used on
their newer AX99100 PCIe serial controllers released on 2016. The FIFO
workaround should not be intended for these newer controllers, and it
was never implemented in vendor driver.
Fixes: eb26dfe8aa7e ("8250: add support for ASIX devices with a FIFO bug")
Cc: stable <stable@kernel.org>
Signed-off-by: Jiaqing Zhao <jiaqing.zhao@linux.intel.com>
Reviewed-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20230619155743.827859-1-jiaqing.zhao@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2023-06-19 15:57:44 +00:00
|
|
|
if (!(up->capabilities & UART_CAP_FIFO) || uport->fifosize <= 1)
|
2015-06-27 13:19:00 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
rxtrig = bytes_to_fcr_rxtrig(up, bytes);
|
|
|
|
if (rxtrig < 0)
|
|
|
|
return rxtrig;
|
|
|
|
|
|
|
|
serial8250_clear_fifos(up);
|
|
|
|
up->fcr &= ~UART_FCR_TRIGGER_MASK;
|
|
|
|
up->fcr |= (unsigned char)rxtrig;
|
|
|
|
serial_out(up, UART_FCR, up->fcr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int do_serial8250_set_rxtrig(struct tty_port *port, unsigned char bytes)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
mutex_lock(&port->mutex);
|
|
|
|
ret = do_set_rxtrig(port, bytes);
|
|
|
|
mutex_unlock(&port->mutex);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2020-02-17 11:40:13 +00:00
|
|
|
static ssize_t rx_trig_bytes_store(struct device *dev,
|
2015-06-27 13:19:00 +00:00
|
|
|
struct device_attribute *attr, const char *buf, size_t count)
|
|
|
|
{
|
|
|
|
struct tty_port *port = dev_get_drvdata(dev);
|
|
|
|
unsigned char bytes;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!count)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
ret = kstrtou8(buf, 10, &bytes);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = do_serial8250_set_rxtrig(port, bytes);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
2020-02-17 11:40:13 +00:00
|
|
|
static DEVICE_ATTR_RW(rx_trig_bytes);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
static struct attribute *serial8250_dev_attrs[] = {
|
|
|
|
&dev_attr_rx_trig_bytes.attr,
|
2020-02-17 11:40:13 +00:00
|
|
|
NULL
|
|
|
|
};
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
static struct attribute_group serial8250_dev_attr_group = {
|
|
|
|
.attrs = serial8250_dev_attrs,
|
2020-02-17 11:40:13 +00:00
|
|
|
};
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
static void register_dev_spec_attr_grp(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
const struct serial8250_config *conf_type = &uart_config[up->port.type];
|
|
|
|
|
|
|
|
if (conf_type->rxtrig_bytes[0])
|
|
|
|
up->port.attr_group = &serial8250_dev_attr_group;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial8250_config_port(struct uart_port *port, int flags)
|
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Find the region that we can probe for. This in turn
|
|
|
|
* tells us whether we can probe for the type of port.
|
|
|
|
*/
|
|
|
|
ret = serial8250_request_std_resource(up);
|
|
|
|
if (ret < 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (port->iotype != up->cur_iotype)
|
|
|
|
set_io_from_upio(port);
|
|
|
|
|
|
|
|
if (flags & UART_CONFIG_TYPE)
|
|
|
|
autoconfig(up);
|
|
|
|
|
|
|
|
/* HW bugs may trigger IRQ while IIR == NO_INT */
|
|
|
|
if (port->type == PORT_TEGRA)
|
|
|
|
up->bugs |= UART_BUG_NOMSR;
|
|
|
|
|
|
|
|
if (port->type != PORT_UNKNOWN && flags & UART_CONFIG_IRQ)
|
|
|
|
autoconfig_irq(up);
|
|
|
|
|
|
|
|
if (port->type == PORT_UNKNOWN)
|
|
|
|
serial8250_release_std_resource(up);
|
|
|
|
|
|
|
|
register_dev_spec_attr_grp(up);
|
|
|
|
up->fcr = uart_config[up->port.type].fcr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
serial8250_verify_port(struct uart_port *port, struct serial_struct *ser)
|
|
|
|
{
|
2024-10-15 19:09:44 +00:00
|
|
|
if (ser->irq >= irq_get_nr_irqs() || ser->irq < 0 ||
|
2015-06-27 13:19:00 +00:00
|
|
|
ser->baud_base < 9600 || ser->type < PORT_UNKNOWN ||
|
|
|
|
ser->type >= ARRAY_SIZE(uart_config) || ser->type == PORT_CIRRUS ||
|
|
|
|
ser->type == PORT_STARTECH)
|
|
|
|
return -EINVAL;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-01-10 22:39:36 +00:00
|
|
|
static const char *serial8250_type(struct uart_port *port)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
int type = port->type;
|
|
|
|
|
|
|
|
if (type >= ARRAY_SIZE(uart_config))
|
|
|
|
type = 0;
|
|
|
|
return uart_config[type].name;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct uart_ops serial8250_pops = {
|
|
|
|
.tx_empty = serial8250_tx_empty,
|
|
|
|
.set_mctrl = serial8250_set_mctrl,
|
|
|
|
.get_mctrl = serial8250_get_mctrl,
|
|
|
|
.stop_tx = serial8250_stop_tx,
|
|
|
|
.start_tx = serial8250_start_tx,
|
|
|
|
.throttle = serial8250_throttle,
|
|
|
|
.unthrottle = serial8250_unthrottle,
|
|
|
|
.stop_rx = serial8250_stop_rx,
|
|
|
|
.enable_ms = serial8250_enable_ms,
|
|
|
|
.break_ctl = serial8250_break_ctl,
|
|
|
|
.startup = serial8250_startup,
|
|
|
|
.shutdown = serial8250_shutdown,
|
|
|
|
.set_termios = serial8250_set_termios,
|
|
|
|
.set_ldisc = serial8250_set_ldisc,
|
|
|
|
.pm = serial8250_pm,
|
|
|
|
.type = serial8250_type,
|
|
|
|
.release_port = serial8250_release_port,
|
|
|
|
.request_port = serial8250_request_port,
|
|
|
|
.config_port = serial8250_config_port,
|
|
|
|
.verify_port = serial8250_verify_port,
|
|
|
|
#ifdef CONFIG_CONSOLE_POLL
|
|
|
|
.poll_get_char = serial8250_get_poll_char,
|
|
|
|
.poll_put_char = serial8250_put_poll_char,
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
void serial8250_init_port(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
|
2020-08-02 11:16:12 +00:00
|
|
|
spin_lock_init(&port->lock);
|
2023-05-25 11:30:30 +00:00
|
|
|
port->ctrl_id = 0;
|
2023-08-04 13:15:51 +00:00
|
|
|
port->pm = NULL;
|
2015-06-27 13:19:00 +00:00
|
|
|
port->ops = &serial8250_pops;
|
2019-12-13 00:06:07 +00:00
|
|
|
port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_8250_CONSOLE);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
up->cur_iotype = 0xFF;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_init_port);
|
|
|
|
|
|
|
|
void serial8250_set_defaults(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
|
|
|
|
if (up->port.flags & UPF_FIXED_TYPE) {
|
|
|
|
unsigned int type = up->port.type;
|
|
|
|
|
|
|
|
if (!up->port.fifosize)
|
|
|
|
up->port.fifosize = uart_config[type].fifo_size;
|
|
|
|
if (!up->tx_loadsz)
|
|
|
|
up->tx_loadsz = uart_config[type].tx_loadsz;
|
|
|
|
if (!up->capabilities)
|
|
|
|
up->capabilities = uart_config[type].flags;
|
|
|
|
}
|
|
|
|
|
|
|
|
set_io_from_upio(port);
|
|
|
|
|
|
|
|
/* default dma handlers */
|
|
|
|
if (up->dma) {
|
|
|
|
if (!up->dma->tx_dma)
|
|
|
|
up->dma->tx_dma = serial8250_tx_dma;
|
|
|
|
if (!up->dma->rx_dma)
|
|
|
|
up->dma->rx_dma = serial8250_rx_dma;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(serial8250_set_defaults);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SERIAL_8250_CONSOLE
|
|
|
|
|
2022-03-03 08:08:31 +00:00
|
|
|
static void serial8250_console_putchar(struct uart_port *port, unsigned char ch)
|
2015-06-27 13:19:00 +00:00
|
|
|
{
|
|
|
|
struct uart_8250_port *up = up_to_u8250p(port);
|
|
|
|
|
|
|
|
wait_for_xmitr(up, UART_LSR_THRE);
|
|
|
|
serial_port_out(port, UART_TX, ch);
|
|
|
|
}
|
|
|
|
|
2015-09-25 19:36:11 +00:00
|
|
|
/*
|
|
|
|
* Restore serial console when h/w power-off detected
|
|
|
|
*/
|
|
|
|
static void serial8250_console_restore(struct uart_8250_port *up)
|
|
|
|
{
|
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
struct ktermios termios;
|
|
|
|
unsigned int baud, quot, frac = 0;
|
|
|
|
|
|
|
|
termios.c_cflag = port->cons->cflag;
|
2022-09-24 10:43:24 +00:00
|
|
|
termios.c_ispeed = port->cons->ispeed;
|
|
|
|
termios.c_ospeed = port->cons->ospeed;
|
|
|
|
if (port->state->port.tty && termios.c_cflag == 0) {
|
2015-09-25 19:36:11 +00:00
|
|
|
termios.c_cflag = port->state->port.tty->termios.c_cflag;
|
2022-09-24 10:43:24 +00:00
|
|
|
termios.c_ispeed = port->state->port.tty->termios.c_ispeed;
|
|
|
|
termios.c_ospeed = port->state->port.tty->termios.c_ospeed;
|
|
|
|
}
|
2015-09-25 19:36:11 +00:00
|
|
|
|
|
|
|
baud = serial8250_get_baud_rate(port, &termios, NULL);
|
2018-07-04 09:00:40 +00:00
|
|
|
quot = serial8250_get_divisor(port, baud, &frac);
|
2015-09-25 19:36:11 +00:00
|
|
|
|
|
|
|
serial8250_set_divisor(port, baud, quot, frac);
|
|
|
|
serial_port_out(port, UART_LCR, up->lcr);
|
2022-04-18 15:27:10 +00:00
|
|
|
serial8250_out_MCR(up, up->mcr | UART_MCR_DTR | UART_MCR_RTS);
|
2015-09-25 19:36:11 +00:00
|
|
|
}
|
|
|
|
|
2022-04-11 17:48:39 +00:00
|
|
|
/*
|
|
|
|
* Print a string to the serial port using the device FIFO
|
|
|
|
*
|
|
|
|
* It sends fifosize bytes and then waits for the fifo
|
|
|
|
* to get empty.
|
|
|
|
*/
|
|
|
|
static void serial8250_console_fifo_write(struct uart_8250_port *up,
|
|
|
|
const char *s, unsigned int count)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
const char *end = s + count;
|
|
|
|
unsigned int fifosize = up->tx_loadsz;
|
|
|
|
bool cr_sent = false;
|
|
|
|
|
|
|
|
while (s != end) {
|
|
|
|
wait_for_lsr(up, UART_LSR_THRE);
|
|
|
|
|
|
|
|
for (i = 0; i < fifosize && s != end; ++i) {
|
|
|
|
if (*s == '\n' && !cr_sent) {
|
|
|
|
serial_out(up, UART_TX, '\r');
|
|
|
|
cr_sent = true;
|
|
|
|
} else {
|
|
|
|
serial_out(up, UART_TX, *s++);
|
|
|
|
cr_sent = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* Print a string to the serial port trying not to disturb
|
|
|
|
* any possible real use of the port...
|
|
|
|
*
|
|
|
|
* The console_lock must be held when we get here.
|
serial: 8250_port: Don't use power management for kernel console
Doing any kind of power management for kernel console is really bad idea.
First of all, it runs in poll and atomic mode. This fact attaches a limitation
on the functions that might be called. For example, pm_runtime_get_sync() might
sleep and thus can't be used. This call needs, for example, to bring the device
to powered on state on the system, where the power on sequence may require
on-atomic operations, such as Intel Cherrytrail with ACPI enumerated UARTs.
That said, on ACPI enabled platforms it might even call firmware for a job.
On the other hand pm_runtime_get() doesn't guarantee that device will become
powered on fast enough.
Besides that, imagine the case when console is about to print a kernel Oops and
it's powered off. In such an emergency case calling the complex functions is
not the best what we can do, taking into consideration that user wants to see
at least something of the last kernel word before it passes away.
Here we modify the 8250 console code to prevent runtime power management.
Note, there is a behaviour change for OMAP boards. It will require to detach
kernel console to become idle.
Link: https://lists.openwall.net/linux-kernel/2018/09/29/65
Suggested-by: Russell King <rmk+kernel@armlinux.org.uk>
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20200217114016.49856-6-andriy.shevchenko@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2020-02-17 11:40:15 +00:00
|
|
|
*
|
|
|
|
* Doing runtime PM is really a bad idea for the kernel console.
|
|
|
|
* Thus, we assume the function is called when device is powered up.
|
2015-06-27 13:19:00 +00:00
|
|
|
*/
|
|
|
|
void serial8250_console_write(struct uart_8250_port *up, const char *s,
|
|
|
|
unsigned int count)
|
|
|
|
{
|
2020-02-28 13:31:08 +00:00
|
|
|
struct uart_8250_em485 *em485 = up->em485;
|
2015-06-27 13:19:00 +00:00
|
|
|
struct uart_port *port = &up->port;
|
|
|
|
unsigned long flags;
|
2022-04-11 17:48:39 +00:00
|
|
|
unsigned int ier, use_fifo;
|
2015-06-27 13:19:00 +00:00
|
|
|
int locked = 1;
|
|
|
|
|
|
|
|
touch_nmi_watchdog();
|
|
|
|
|
2018-10-30 22:11:07 +00:00
|
|
|
if (oops_in_progress)
|
2023-09-14 18:37:23 +00:00
|
|
|
locked = uart_port_trylock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
else
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_lock_irqsave(port, &flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* First save the IER then disable the interrupts
|
|
|
|
*/
|
|
|
|
ier = serial_port_in(port, UART_IER);
|
2022-08-16 12:07:59 +00:00
|
|
|
serial8250_clear_IER(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/* check scratch reg to see if port powered off during system sleep */
|
|
|
|
if (up->canary && (up->canary != serial_port_in(port, UART_SCR))) {
|
2015-09-25 19:36:11 +00:00
|
|
|
serial8250_console_restore(up);
|
2015-06-27 13:19:00 +00:00
|
|
|
up->canary = 0;
|
|
|
|
}
|
|
|
|
|
2020-02-28 13:31:08 +00:00
|
|
|
if (em485) {
|
|
|
|
if (em485->tx_stopped)
|
|
|
|
up->rs485_start_tx(up);
|
|
|
|
mdelay(port->rs485.delay_rts_before_send);
|
|
|
|
}
|
|
|
|
|
2022-04-11 17:48:39 +00:00
|
|
|
use_fifo = (up->capabilities & UART_CAP_FIFO) &&
|
|
|
|
/*
|
|
|
|
* BCM283x requires to check the fifo
|
|
|
|
* after each byte.
|
|
|
|
*/
|
|
|
|
!(up->capabilities & UART_CAP_MINI) &&
|
|
|
|
/*
|
|
|
|
* tx_loadsz contains the transmit fifo size
|
|
|
|
*/
|
|
|
|
up->tx_loadsz > 1 &&
|
|
|
|
(up->fcr & UART_FCR_ENABLE_FIFO) &&
|
|
|
|
port->state &&
|
|
|
|
test_bit(TTY_PORT_INITIALIZED, &port->state->port.iflags) &&
|
|
|
|
/*
|
|
|
|
* After we put a data in the fifo, the controller will send
|
|
|
|
* it regardless of the CTS state. Therefore, only use fifo
|
|
|
|
* if we don't use control flow.
|
|
|
|
*/
|
|
|
|
!(up->port.flags & UPF_CONS_FLOW);
|
|
|
|
|
|
|
|
if (likely(use_fifo))
|
|
|
|
serial8250_console_fifo_write(up, s, count);
|
|
|
|
else
|
|
|
|
uart_console_write(port, s, count, serial8250_console_putchar);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Finally, wait for transmitter to become empty
|
|
|
|
* and restore the IER
|
|
|
|
*/
|
2022-06-24 20:54:24 +00:00
|
|
|
wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
|
2015-06-27 13:19:00 +00:00
|
|
|
|
2020-02-28 13:31:08 +00:00
|
|
|
if (em485) {
|
2020-03-27 14:38:15 +00:00
|
|
|
mdelay(port->rs485.delay_rts_after_send);
|
2020-02-28 13:31:08 +00:00
|
|
|
if (em485->tx_stopped)
|
|
|
|
up->rs485_stop_tx(up);
|
|
|
|
}
|
|
|
|
|
2020-03-27 14:38:16 +00:00
|
|
|
serial_port_out(port, UART_IER, ier);
|
|
|
|
|
2015-06-27 13:19:00 +00:00
|
|
|
/*
|
|
|
|
* The receive handling will happen properly because the
|
|
|
|
* receive ready bit will still be set; it is not cleared
|
|
|
|
* on read. However, modem control will not, we must
|
|
|
|
* call it if we have saved something in the saved flags
|
|
|
|
* while processing with interrupts off.
|
|
|
|
*/
|
|
|
|
if (up->msr_saved_flags)
|
|
|
|
serial8250_modem_status(up);
|
|
|
|
|
|
|
|
if (locked)
|
2023-09-14 18:37:23 +00:00
|
|
|
uart_port_unlock_irqrestore(port, flags);
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int probe_baud(struct uart_port *port)
|
|
|
|
{
|
|
|
|
unsigned char lcr, dll, dlm;
|
|
|
|
unsigned int quot;
|
|
|
|
|
|
|
|
lcr = serial_port_in(port, UART_LCR);
|
|
|
|
serial_port_out(port, UART_LCR, lcr | UART_LCR_DLAB);
|
|
|
|
dll = serial_port_in(port, UART_DLL);
|
|
|
|
dlm = serial_port_in(port, UART_DLM);
|
|
|
|
serial_port_out(port, UART_LCR, lcr);
|
|
|
|
|
|
|
|
quot = (dlm << 8) | dll;
|
|
|
|
return (port->uartclk / 16) / quot;
|
|
|
|
}
|
|
|
|
|
|
|
|
int serial8250_console_setup(struct uart_port *port, char *options, bool probe)
|
|
|
|
{
|
|
|
|
int baud = 9600;
|
|
|
|
int bits = 8;
|
|
|
|
int parity = 'n';
|
|
|
|
int flow = 'n';
|
serial: 8250_port: Don't use power management for kernel console
Doing any kind of power management for kernel console is really bad idea.
First of all, it runs in poll and atomic mode. This fact attaches a limitation
on the functions that might be called. For example, pm_runtime_get_sync() might
sleep and thus can't be used. This call needs, for example, to bring the device
to powered on state on the system, where the power on sequence may require
on-atomic operations, such as Intel Cherrytrail with ACPI enumerated UARTs.
That said, on ACPI enabled platforms it might even call firmware for a job.
On the other hand pm_runtime_get() doesn't guarantee that device will become
powered on fast enough.
Besides that, imagine the case when console is about to print a kernel Oops and
it's powered off. In such an emergency case calling the complex functions is
not the best what we can do, taking into consideration that user wants to see
at least something of the last kernel word before it passes away.
Here we modify the 8250 console code to prevent runtime power management.
Note, there is a behaviour change for OMAP boards. It will require to detach
kernel console to become idle.
Link: https://lists.openwall.net/linux-kernel/2018/09/29/65
Suggested-by: Russell King <rmk+kernel@armlinux.org.uk>
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20200217114016.49856-6-andriy.shevchenko@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2020-02-17 11:40:15 +00:00
|
|
|
int ret;
|
2015-06-27 13:19:00 +00:00
|
|
|
|
|
|
|
if (!port->iobase && !port->membase)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
if (options)
|
|
|
|
uart_parse_options(options, &baud, &parity, &bits, &flow);
|
|
|
|
else if (probe)
|
|
|
|
baud = probe_baud(port);
|
|
|
|
|
serial: 8250_port: Don't use power management for kernel console
Doing any kind of power management for kernel console is really bad idea.
First of all, it runs in poll and atomic mode. This fact attaches a limitation
on the functions that might be called. For example, pm_runtime_get_sync() might
sleep and thus can't be used. This call needs, for example, to bring the device
to powered on state on the system, where the power on sequence may require
on-atomic operations, such as Intel Cherrytrail with ACPI enumerated UARTs.
That said, on ACPI enabled platforms it might even call firmware for a job.
On the other hand pm_runtime_get() doesn't guarantee that device will become
powered on fast enough.
Besides that, imagine the case when console is about to print a kernel Oops and
it's powered off. In such an emergency case calling the complex functions is
not the best what we can do, taking into consideration that user wants to see
at least something of the last kernel word before it passes away.
Here we modify the 8250 console code to prevent runtime power management.
Note, there is a behaviour change for OMAP boards. It will require to detach
kernel console to become idle.
Link: https://lists.openwall.net/linux-kernel/2018/09/29/65
Suggested-by: Russell King <rmk+kernel@armlinux.org.uk>
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: https://lore.kernel.org/r/20200217114016.49856-6-andriy.shevchenko@linux.intel.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2020-02-17 11:40:15 +00:00
|
|
|
ret = uart_set_options(port, port->cons, baud, parity, bits, flow);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (port->dev)
|
|
|
|
pm_runtime_get_sync(port->dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int serial8250_console_exit(struct uart_port *port)
|
|
|
|
{
|
|
|
|
if (port->dev)
|
|
|
|
pm_runtime_put_sync(port->dev);
|
|
|
|
|
|
|
|
return 0;
|
2015-06-27 13:19:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_SERIAL_8250_CONSOLE */
|
2015-09-21 20:23:47 +00:00
|
|
|
|
2024-06-07 23:10:20 +00:00
|
|
|
MODULE_DESCRIPTION("Base port operations for 8250/16550-type serial ports");
|
2015-09-21 20:23:47 +00:00
|
|
|
MODULE_LICENSE("GPL");
|