David S. Miller b2d4383480 sparc64: Make PAGE_OFFSET variable.
Choose PAGE_OFFSET dynamically based upon cpu type.

Original UltraSPARC-I (spitfire) chips only supported a 44-bit
virtual address space.

Newer chips (T4 and later) support 52-bit virtual addresses
and up to 47-bits of physical memory space.

Therefore we have to adjust PAGE_SIZE dynamically based upon
the capabilities of the chip.

Note that this change alone does not allow us to support > 43-bit
physical memory, to do that we need to re-arrange our page table
support.  The current encodings of the pmd_t and pgd_t pointers
restricts us to "32 + 11" == 43 bits.

This change can waste quite a bit of memory for the various tables.
In particular, a future change should work to size and allocate
kern_linear_bitmap[] and sparc64_valid_addr_bitmap[] dynamically.
This isn't easy as we really cannot take a TLB miss when accessing
kern_linear_bitmap[].  We'd have to lock it into the TLB or similar.

Signed-off-by: David S. Miller <davem@davemloft.net>
Acked-by: Bob Picco <bob.picco@oracle.com>
2013-11-12 15:22:34 -08:00
..
2008-12-04 09:17:19 -08:00
2005-04-16 15:20:36 -07:00
2008-12-04 09:17:19 -08:00
2009-02-08 22:00:55 -08:00
2008-12-04 09:17:19 -08:00
2008-12-04 09:17:19 -08:00
2008-12-04 09:17:19 -08:00
2011-12-04 15:59:49 +02:00
2013-09-05 12:12:51 -07:00
2008-05-20 00:33:44 -07:00
2008-12-09 04:09:07 -08:00
2008-12-04 09:17:19 -08:00
2008-12-04 09:17:19 -08:00
2009-02-08 22:00:55 -08:00
2008-12-04 09:17:19 -08:00
2008-12-04 09:17:19 -08:00
2008-12-09 01:07:09 -08:00
2008-12-04 09:17:19 -08:00
2008-12-04 09:17:19 -08:00
2012-05-19 15:23:57 -07:00
2008-12-04 09:17:19 -08:00