mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git
synced 2025-01-18 06:15:12 +00:00
25ad4a4cfe
Split registers definitions belonging allegedly to 4.20 and 5.20 QMP PHYs. They are used for the PCIe QMP PHYs, which have no good open source reference. Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org> Link: https://lore.kernel.org/r/20220705094320.1313312-20-dmitry.baryshkov@linaro.org Signed-off-by: Vinod Koul <vkoul@kernel.org>
18 lines
551 B
C
18 lines
551 B
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (c) 2017, The Linux Foundation. All rights reserved.
|
|
*/
|
|
|
|
#ifndef QCOM_PHY_QMP_PCS_PCIE_V4_20_H_
|
|
#define QCOM_PHY_QMP_PCS_PCIE_V4_20_H_
|
|
|
|
#define QPHY_V4_20_PCS_PCIE_EQ_CONFIG1 0x0a0
|
|
#define QPHY_V4_20_PCS_PCIE_G3_RXEQEVAL_TIME 0x0f0
|
|
#define QPHY_V4_20_PCS_PCIE_G4_RXEQEVAL_TIME 0x0f4
|
|
#define QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG2 0x0fc
|
|
#define QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG5 0x108
|
|
#define QPHY_V4_20_PCS_LANE1_INSIG_SW_CTRL2 0x824
|
|
#define QPHY_V4_20_PCS_LANE1_INSIG_MX_CTRL2 0x828
|
|
|
|
#endif
|