2017-12-25 19:54:31 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
//
|
|
|
|
// Copyright (C) 2012 Samsung Electronics.
|
|
|
|
// Kyungmin Park <kyungmin.park@samsung.com>
|
|
|
|
// Tomasz Figa <t.figa@samsung.com>
|
2012-12-11 04:58:43 +00:00
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
|
2014-09-23 16:24:39 +00:00
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/cputype.h>
|
2012-12-11 04:58:43 +00:00
|
|
|
#include <asm/firmware.h>
|
2015-01-08 06:53:20 +00:00
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
2014-09-23 16:24:39 +00:00
|
|
|
#include <asm/suspend.h>
|
2012-12-11 04:58:43 +00:00
|
|
|
|
2014-05-12 22:13:44 +00:00
|
|
|
#include "common.h"
|
2012-12-11 04:58:43 +00:00
|
|
|
#include "smc.h"
|
|
|
|
|
2014-09-23 16:24:39 +00:00
|
|
|
#define EXYNOS_BOOT_ADDR 0x8
|
|
|
|
#define EXYNOS_BOOT_FLAG 0xc
|
|
|
|
|
2014-09-25 08:59:41 +00:00
|
|
|
static void exynos_save_cp15(void)
|
|
|
|
{
|
|
|
|
/* Save Power control and Diagnostic registers */
|
|
|
|
asm ("mrc p15, 0, %0, c15, c0, 0\n"
|
|
|
|
"mrc p15, 0, %1, c15, c0, 1\n"
|
|
|
|
: "=r" (cp15_save_power), "=r" (cp15_save_diag)
|
|
|
|
: : "cc");
|
|
|
|
}
|
|
|
|
|
2014-09-25 08:59:41 +00:00
|
|
|
static int exynos_do_idle(unsigned long mode)
|
2012-12-11 04:58:43 +00:00
|
|
|
{
|
2014-09-25 08:59:41 +00:00
|
|
|
switch (mode) {
|
|
|
|
case FW_DO_IDLE_AFTR:
|
2014-09-25 08:59:41 +00:00
|
|
|
if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
|
|
|
|
exynos_save_cp15();
|
2017-01-15 02:59:29 +00:00
|
|
|
writel_relaxed(__pa_symbol(exynos_cpu_resume_ns),
|
2016-06-21 10:20:24 +00:00
|
|
|
sysram_ns_base_addr + 0x24);
|
|
|
|
writel_relaxed(EXYNOS_AFTR_MAGIC, sysram_ns_base_addr + 0x20);
|
2015-03-26 17:35:48 +00:00
|
|
|
if (soc_is_exynos3250()) {
|
2015-03-18 13:09:57 +00:00
|
|
|
flush_cache_all();
|
2015-03-26 17:35:48 +00:00
|
|
|
exynos_smc(SMC_CMD_SAVE, OP_TYPE_CORE,
|
|
|
|
SMC_POWERSTATE_IDLE, 0);
|
|
|
|
exynos_smc(SMC_CMD_SHUTDOWN, OP_TYPE_CLUSTER,
|
|
|
|
SMC_POWERSTATE_IDLE, 0);
|
|
|
|
} else
|
|
|
|
exynos_smc(SMC_CMD_CPU0AFTR, 0, 0, 0);
|
2014-09-25 08:59:41 +00:00
|
|
|
break;
|
|
|
|
case FW_DO_IDLE_SLEEP:
|
|
|
|
exynos_smc(SMC_CMD_SLEEP, 0, 0, 0);
|
|
|
|
}
|
2012-12-11 04:58:43 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_cpu_boot(int cpu)
|
|
|
|
{
|
2014-05-25 19:12:32 +00:00
|
|
|
/*
|
|
|
|
* Exynos3250 doesn't need to send smc command for secondary CPU boot
|
|
|
|
* because Exynos3250 removes WFE in secure mode.
|
ARM: exynos: only do SMC_CMD_CPU1BOOT call on Exynos4
On Exynos5 the call is simply ignored by most variants of the
trustzone firmware. However, on some devices it instead causes the
device to hang, so let's avoid the call for the SoCs where it should
not be needed.
To see that the call is ignored, we can look into sboot/tzsw. On most
of the Exynos{4,5} devices the part of sboot/tzsw that seem to handle
the secure monitor calls is quite easy to recognise, the SMC number is
compared to known ones, and if equal it branches to the relevant
function. In assembly this looks something like:
;-- handle_smc:
0x00000514 650070e3 cmn r0, 0x65
0x00000518 0a00000a beq loc.smc_cmd_reg
0x0000051c 010070e3 cmn r0, 1
0x00000520 6c00000a beq loc.smc_cmd_init
0x00000524 020070e3 cmn r0, 2
0x00000528 6b00000a beq loc.smc_cmd_info
0x0000052c 030070e3 cmn r0, 3
0x00000530 6e00000a beq loc.smc_cmd_sleep
0x00000534 060070e3 cmn r0, 6
0x00000538 ae00000a beq loc.smc_cmd_save_state
0x0000053c 070070e3 cmn r0, 7
0x00000540 b400000a beq loc.smc_cmd_standby
0x00000544 2b01001a bne loc.smc_return_minus1
where above example is from exynos5420-arndale-octa. As can be seen
the case where r0 is 4 (i.e. SMC_CMD_CPU1BOOT) is not handled. The
annotations are taken from github.com/hsnaves/exynos5410-firmware,
where a large part of the exynos5410 trustzone firmware has been
reverse-engineered.
Signed-off-by: Henrik Grimler <henrik@grimler.se>
Tested-by: Marek Szyprowski <m.szyprowski@samsung.com>
Link: https://lore.kernel.org/r/20220118185746.299832-3-henrik@grimler.se
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
2022-01-18 18:57:45 +00:00
|
|
|
*
|
|
|
|
* On Exynos5 devices the call is ignored by trustzone firmware.
|
2014-05-25 19:12:32 +00:00
|
|
|
*/
|
ARM: exynos: only do SMC_CMD_CPU1BOOT call on Exynos4
On Exynos5 the call is simply ignored by most variants of the
trustzone firmware. However, on some devices it instead causes the
device to hang, so let's avoid the call for the SoCs where it should
not be needed.
To see that the call is ignored, we can look into sboot/tzsw. On most
of the Exynos{4,5} devices the part of sboot/tzsw that seem to handle
the secure monitor calls is quite easy to recognise, the SMC number is
compared to known ones, and if equal it branches to the relevant
function. In assembly this looks something like:
;-- handle_smc:
0x00000514 650070e3 cmn r0, 0x65
0x00000518 0a00000a beq loc.smc_cmd_reg
0x0000051c 010070e3 cmn r0, 1
0x00000520 6c00000a beq loc.smc_cmd_init
0x00000524 020070e3 cmn r0, 2
0x00000528 6b00000a beq loc.smc_cmd_info
0x0000052c 030070e3 cmn r0, 3
0x00000530 6e00000a beq loc.smc_cmd_sleep
0x00000534 060070e3 cmn r0, 6
0x00000538 ae00000a beq loc.smc_cmd_save_state
0x0000053c 070070e3 cmn r0, 7
0x00000540 b400000a beq loc.smc_cmd_standby
0x00000544 2b01001a bne loc.smc_return_minus1
where above example is from exynos5420-arndale-octa. As can be seen
the case where r0 is 4 (i.e. SMC_CMD_CPU1BOOT) is not handled. The
annotations are taken from github.com/hsnaves/exynos5410-firmware,
where a large part of the exynos5410 trustzone firmware has been
reverse-engineered.
Signed-off-by: Henrik Grimler <henrik@grimler.se>
Tested-by: Marek Szyprowski <m.szyprowski@samsung.com>
Link: https://lore.kernel.org/r/20220118185746.299832-3-henrik@grimler.se
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@canonical.com>
2022-01-18 18:57:45 +00:00
|
|
|
if (!soc_is_exynos4210() && !soc_is_exynos4412())
|
2014-05-25 19:12:32 +00:00
|
|
|
return 0;
|
|
|
|
|
2014-05-08 21:19:18 +00:00
|
|
|
/*
|
|
|
|
* The second parameter of SMC_CMD_CPU1BOOT command means CPU id.
|
|
|
|
*/
|
2012-12-11 04:58:43 +00:00
|
|
|
exynos_smc(SMC_CMD_CPU1BOOT, cpu, 0, 0);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_set_cpu_boot_addr(int cpu, unsigned long boot_addr)
|
|
|
|
{
|
2014-05-12 22:13:44 +00:00
|
|
|
void __iomem *boot_reg;
|
|
|
|
|
|
|
|
if (!sysram_ns_base_addr)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2014-05-31 04:44:32 +00:00
|
|
|
boot_reg = sysram_ns_base_addr + 0x1c;
|
2014-05-08 21:19:18 +00:00
|
|
|
|
2014-07-07 23:03:49 +00:00
|
|
|
/*
|
|
|
|
* Almost all Exynos-series of SoCs that run in secure mode don't need
|
|
|
|
* additional offset for every CPU, with Exynos4412 being the only
|
|
|
|
* exception.
|
|
|
|
*/
|
|
|
|
if (soc_is_exynos4412())
|
|
|
|
boot_reg += 4 * cpu;
|
2012-12-11 04:58:43 +00:00
|
|
|
|
2016-06-21 10:20:24 +00:00
|
|
|
writel_relaxed(boot_addr, boot_reg);
|
2012-12-11 04:58:43 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-18 13:09:56 +00:00
|
|
|
static int exynos_get_cpu_boot_addr(int cpu, unsigned long *boot_addr)
|
|
|
|
{
|
|
|
|
void __iomem *boot_reg;
|
|
|
|
|
|
|
|
if (!sysram_ns_base_addr)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
boot_reg = sysram_ns_base_addr + 0x1c;
|
|
|
|
|
|
|
|
if (soc_is_exynos4412())
|
|
|
|
boot_reg += 4 * cpu;
|
|
|
|
|
2016-06-21 10:20:24 +00:00
|
|
|
*boot_addr = readl_relaxed(boot_reg);
|
2015-03-18 13:09:56 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-09-23 16:24:39 +00:00
|
|
|
static int exynos_cpu_suspend(unsigned long arg)
|
|
|
|
{
|
|
|
|
flush_cache_all();
|
|
|
|
outer_flush_all();
|
|
|
|
|
|
|
|
exynos_smc(SMC_CMD_SLEEP, 0, 0, 0);
|
|
|
|
|
|
|
|
pr_info("Failed to suspend the system\n");
|
|
|
|
writel(0, sysram_ns_base_addr + EXYNOS_BOOT_FLAG);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_suspend(void)
|
|
|
|
{
|
2014-09-25 08:59:41 +00:00
|
|
|
if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
|
|
|
|
exynos_save_cp15();
|
2014-09-23 16:24:39 +00:00
|
|
|
|
|
|
|
writel(EXYNOS_SLEEP_MAGIC, sysram_ns_base_addr + EXYNOS_BOOT_FLAG);
|
2017-01-15 02:59:29 +00:00
|
|
|
writel(__pa_symbol(exynos_cpu_resume_ns),
|
2014-09-23 16:24:39 +00:00
|
|
|
sysram_ns_base_addr + EXYNOS_BOOT_ADDR);
|
|
|
|
|
|
|
|
return cpu_suspend(0, exynos_cpu_suspend);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_resume(void)
|
|
|
|
{
|
|
|
|
writel(0, sysram_ns_base_addr + EXYNOS_BOOT_FLAG);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-12-11 04:58:43 +00:00
|
|
|
static const struct firmware_ops exynos_firmware_ops = {
|
2014-10-27 23:10:21 +00:00
|
|
|
.do_idle = IS_ENABLED(CONFIG_EXYNOS_CPU_SUSPEND) ? exynos_do_idle : NULL,
|
2012-12-11 04:58:43 +00:00
|
|
|
.set_cpu_boot_addr = exynos_set_cpu_boot_addr,
|
2015-03-18 13:09:56 +00:00
|
|
|
.get_cpu_boot_addr = exynos_get_cpu_boot_addr,
|
2012-12-11 04:58:43 +00:00
|
|
|
.cpu_boot = exynos_cpu_boot,
|
2014-10-27 23:10:21 +00:00
|
|
|
.suspend = IS_ENABLED(CONFIG_PM_SLEEP) ? exynos_suspend : NULL,
|
|
|
|
.resume = IS_ENABLED(CONFIG_EXYNOS_CPU_SUSPEND) ? exynos_resume : NULL,
|
2012-12-11 04:58:43 +00:00
|
|
|
};
|
|
|
|
|
2015-01-08 06:53:20 +00:00
|
|
|
static void exynos_l2_write_sec(unsigned long val, unsigned reg)
|
|
|
|
{
|
|
|
|
static int l2cache_enabled;
|
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case L2X0_CTRL:
|
|
|
|
if (val & L2X0_CTRL_EN) {
|
|
|
|
/*
|
|
|
|
* Before the cache can be enabled, due to firmware
|
|
|
|
* design, SMC_CMD_L2X0INVALL must be called.
|
|
|
|
*/
|
|
|
|
if (!l2cache_enabled) {
|
|
|
|
exynos_smc(SMC_CMD_L2X0INVALL, 0, 0, 0);
|
|
|
|
l2cache_enabled = 1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
l2cache_enabled = 0;
|
|
|
|
}
|
|
|
|
exynos_smc(SMC_CMD_L2X0CTRL, val, 0, 0);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case L2X0_DEBUG_CTRL:
|
|
|
|
exynos_smc(SMC_CMD_L2X0DEBUG, val, 0, 0);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
WARN_ONCE(1, "%s: ignoring write to reg 0x%x\n", __func__, reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void exynos_l2_configure(const struct l2x0_regs *regs)
|
|
|
|
{
|
|
|
|
exynos_smc(SMC_CMD_L2X0SETUP1, regs->tag_latency, regs->data_latency,
|
|
|
|
regs->prefetch_ctrl);
|
|
|
|
exynos_smc(SMC_CMD_L2X0SETUP2, regs->pwr_ctrl, regs->aux_ctrl, 0);
|
|
|
|
}
|
|
|
|
|
2018-07-24 16:49:46 +00:00
|
|
|
bool __init exynos_secure_firmware_available(void)
|
2012-12-11 04:58:43 +00:00
|
|
|
{
|
2013-06-15 00:13:25 +00:00
|
|
|
struct device_node *nd;
|
|
|
|
const __be32 *addr;
|
2012-12-11 04:58:43 +00:00
|
|
|
|
2013-06-15 00:13:25 +00:00
|
|
|
nd = of_find_compatible_node(NULL, NULL,
|
|
|
|
"samsung,secure-firmware");
|
|
|
|
if (!nd)
|
2018-07-24 16:49:46 +00:00
|
|
|
return false;
|
2012-12-11 04:58:43 +00:00
|
|
|
|
2013-06-15 00:13:25 +00:00
|
|
|
addr = of_get_address(nd, 0, NULL, NULL);
|
2019-03-05 11:33:54 +00:00
|
|
|
of_node_put(nd);
|
2013-06-15 00:13:25 +00:00
|
|
|
if (!addr) {
|
|
|
|
pr_err("%s: No address specified.\n", __func__);
|
2018-07-24 16:49:46 +00:00
|
|
|
return false;
|
2012-12-11 04:58:43 +00:00
|
|
|
}
|
|
|
|
|
2018-07-24 16:49:46 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init exynos_firmware_init(void)
|
|
|
|
{
|
|
|
|
if (!exynos_secure_firmware_available())
|
|
|
|
return;
|
|
|
|
|
2012-12-11 04:58:43 +00:00
|
|
|
pr_info("Running under secure firmware.\n");
|
|
|
|
|
|
|
|
register_firmware_ops(&exynos_firmware_ops);
|
2015-01-08 06:53:20 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Exynos 4 SoCs (based on Cortex A9 and equipped with L2C-310),
|
|
|
|
* running under secure firmware, require certain registers of L2
|
|
|
|
* cache controller to be written in secure mode. Here .write_sec
|
|
|
|
* callback is provided to perform necessary SMC calls.
|
|
|
|
*/
|
|
|
|
if (IS_ENABLED(CONFIG_CACHE_L2X0) &&
|
|
|
|
read_cpuid_part() == ARM_CPU_PART_CORTEX_A9) {
|
|
|
|
outer_cache.write_sec = exynos_l2_write_sec;
|
|
|
|
outer_cache.configure = exynos_l2_configure;
|
|
|
|
}
|
2012-12-11 04:58:43 +00:00
|
|
|
}
|
2015-03-26 17:32:56 +00:00
|
|
|
|
|
|
|
#define REG_CPU_STATE_ADDR (sysram_ns_base_addr + 0x28)
|
|
|
|
#define BOOT_MODE_MASK 0x1f
|
|
|
|
|
|
|
|
void exynos_set_boot_flag(unsigned int cpu, unsigned int mode)
|
|
|
|
{
|
|
|
|
unsigned int tmp;
|
|
|
|
|
2016-06-21 10:20:24 +00:00
|
|
|
tmp = readl_relaxed(REG_CPU_STATE_ADDR + cpu * 4);
|
2015-03-26 17:32:56 +00:00
|
|
|
|
|
|
|
if (mode & BOOT_MODE_MASK)
|
|
|
|
tmp &= ~BOOT_MODE_MASK;
|
|
|
|
|
|
|
|
tmp |= mode;
|
2016-06-21 10:20:24 +00:00
|
|
|
writel_relaxed(tmp, REG_CPU_STATE_ADDR + cpu * 4);
|
2015-03-26 17:32:56 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void exynos_clear_boot_flag(unsigned int cpu, unsigned int mode)
|
|
|
|
{
|
|
|
|
unsigned int tmp;
|
|
|
|
|
2016-06-21 10:20:24 +00:00
|
|
|
tmp = readl_relaxed(REG_CPU_STATE_ADDR + cpu * 4);
|
2015-03-26 17:32:56 +00:00
|
|
|
tmp &= ~mode;
|
2016-06-21 10:20:24 +00:00
|
|
|
writel_relaxed(tmp, REG_CPU_STATE_ADDR + cpu * 4);
|
2015-03-26 17:32:56 +00:00
|
|
|
}
|