mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2024-12-29 17:23:36 +00:00
0b32928528
On SAM9X60, slewrate should be enabled on pins with a switching frequency below 50Mhz. Since most of our pins do not exceed this value, we enable slewrate by default. Pins with a switching value that exceeds 50Mhz will have to explicitly disable slewrate. This patch changes the ABI. However, the slewrate macros are only used by SAM9X60 and, at this moment, there are no device-tree files available for this platform. Suggested-by: Ludovic Desroches <ludovic.desroches@microchip.com> Signed-off-by: Codrin Ciubotariu <codrin.ciubotariu@microchip.com> Link: https://lore.kernel.org/r/20191101092031.24896-1-codrin.ciubotariu@microchip.com Acked-by: Ludovic Desroches <ludovic.desroches@microchip.com> Reviewed-by: Claudiu Beznea <claudiu.beznea@microchip.com> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
50 lines
1.5 KiB
C
50 lines
1.5 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* This header provides constants for most at91 pinctrl bindings.
|
|
*
|
|
* Copyright (C) 2013 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
|
|
*/
|
|
|
|
#ifndef __DT_BINDINGS_AT91_PINCTRL_H__
|
|
#define __DT_BINDINGS_AT91_PINCTRL_H__
|
|
|
|
#define AT91_PINCTRL_NONE (0 << 0)
|
|
#define AT91_PINCTRL_PULL_UP (1 << 0)
|
|
#define AT91_PINCTRL_MULTI_DRIVE (1 << 1)
|
|
#define AT91_PINCTRL_DEGLITCH (1 << 2)
|
|
#define AT91_PINCTRL_PULL_DOWN (1 << 3)
|
|
#define AT91_PINCTRL_DIS_SCHMIT (1 << 4)
|
|
#define AT91_PINCTRL_OUTPUT (1 << 7)
|
|
#define AT91_PINCTRL_OUTPUT_VAL(x) ((x & 0x1) << 8)
|
|
#define AT91_PINCTRL_SLEWRATE (1 << 9)
|
|
#define AT91_PINCTRL_DEBOUNCE (1 << 16)
|
|
#define AT91_PINCTRL_DEBOUNCE_VAL(x) (x << 17)
|
|
|
|
#define AT91_PINCTRL_PULL_UP_DEGLITCH (AT91_PINCTRL_PULL_UP | AT91_PINCTRL_DEGLITCH)
|
|
|
|
#define AT91_PINCTRL_DRIVE_STRENGTH_DEFAULT (0x0 << 5)
|
|
#define AT91_PINCTRL_DRIVE_STRENGTH_LOW (0x1 << 5)
|
|
#define AT91_PINCTRL_DRIVE_STRENGTH_MED (0x2 << 5)
|
|
#define AT91_PINCTRL_DRIVE_STRENGTH_HI (0x3 << 5)
|
|
|
|
#define AT91_PINCTRL_SLEWRATE_ENA (0x0 << 9)
|
|
#define AT91_PINCTRL_SLEWRATE_DIS (0x1 << 9)
|
|
|
|
#define AT91_PIOA 0
|
|
#define AT91_PIOB 1
|
|
#define AT91_PIOC 2
|
|
#define AT91_PIOD 3
|
|
#define AT91_PIOE 4
|
|
|
|
#define AT91_PERIPH_GPIO 0
|
|
#define AT91_PERIPH_A 1
|
|
#define AT91_PERIPH_B 2
|
|
#define AT91_PERIPH_C 3
|
|
#define AT91_PERIPH_D 4
|
|
|
|
#define ATMEL_PIO_DRVSTR_LO 1
|
|
#define ATMEL_PIO_DRVSTR_ME 2
|
|
#define ATMEL_PIO_DRVSTR_HI 3
|
|
|
|
#endif /* __DT_BINDINGS_AT91_PINCTRL_H__ */
|